Received: by 2002:a05:6a10:9848:0:0:0:0 with SMTP id x8csp3355492pxf; Mon, 15 Mar 2021 07:51:48 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxBKlxJ7n8qkM47cLi2Cs3+fMpaHqXXEFDgOUU/Y5bBNw3DcdUGbx7/aVEfwxM4hALTV0s1 X-Received: by 2002:a17:907:d0b:: with SMTP id gn11mr23986798ejc.463.1615819817043; Mon, 15 Mar 2021 07:50:17 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1615819817; cv=none; d=google.com; s=arc-20160816; b=bbpTIvoc4QzTzIm5n612r5nseQ0SxrwY3OVphBEjV7JKqpzCc0M1VY5efqu27zpfAT 9CULY8MXc56yV9p7FR3JUrSBpoUbEl+QUWYQ89CxDuXO5OuYAnr4FxRT49tO3oFBrNwL GzHu8XsWEiikgSgZGh6nOicvurHCwwnKXRoFrp/kaqo+Z8STcSvIy6ctvrPyYHefjAqh uWfDBKBGiZwHj4g/ixrw8sgLzfUgJgHbVxtq6dCAewahLSen94OLpyTUB7bKWBO1PMeU iuFwCG7i6UmN+KVFNUAsRWxF8Mt1B2iTT3R27+5UjYKo+aMUXgEdbtUnzpC3g074RrzH lybw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=weLXwElNK09eBR7gPtXzDxJDbpJ22fFq87jyHIXUoiQ=; b=zu6DrretE/skSkNMQqE+gJlUYjw6Vy6WQa6DyM15vHc02m/xSfkXC54mayGAKNyMWz HqaxtHYgy4+V0Lijv8f1qWv7888fq5flN14n6TGcvjh7imI3FGiri8S8fJuPkab+1NDh Db1O6hOJVfDZ+VKKaVB4FTrbQBqSZN7dWvIXP9QTALZ+/LItIuVjGZXM89wyedwyV9K0 wAphrK5ilq+tw/rRl0gdxzN/PoiwNRGrNvT71ypZf8JLvHDWfQ5rwVRZhRkzJkMw1AFW S7X2MxR9ZdBixlQ55dMm2rdL14QKHZakXcFPOs9CXiSP1/eqkcAItydfeFIRGu5tA8ko ceeg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=aZi3bYe3; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id z13si2928160edd.128.2021.03.15.07.49.53; Mon, 15 Mar 2021 07:50:17 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=aZi3bYe3; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S240993AbhCOOsT (ORCPT + 99 others); Mon, 15 Mar 2021 10:48:19 -0400 Received: from mail.kernel.org ([198.145.29.99]:49688 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S234428AbhCOODV (ORCPT ); Mon, 15 Mar 2021 10:03:21 -0400 Received: by mail.kernel.org (Postfix) with ESMTPSA id EB0D764EF1; Mon, 15 Mar 2021 14:03:19 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=linuxfoundation.org; s=korg; t=1615817001; bh=zqSQS4vQErDoBEF9coqY3uBkZA7ZMugXsUAioyhuWgA=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=aZi3bYe3hrtC0HMfM7VnbTAsDmsbGj1tEtcxBw1QXyowfoTdWRESF9MXhple8GslG 7z9s1WX1Hqo8eyyb/D/pKArLPcJ53pxmqFQjD7LWPzDabaT49NonTiGD6aoCi/qOas ZaAyHG9HQvGmHJPN3k8Tr1WPanRBDuOtxMwh7Yjg= From: gregkh@linuxfoundation.org To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Mark Salter , Ard Biesheuvel , Will Deacon , Sasha Levin Subject: [PATCH 5.11 253/306] arm64: mm: use a 48-bit ID map when possible on 52-bit VA builds Date: Mon, 15 Mar 2021 14:55:16 +0100 Message-Id: <20210315135516.196544248@linuxfoundation.org> X-Mailer: git-send-email 2.30.2 In-Reply-To: <20210315135507.611436477@linuxfoundation.org> References: <20210315135507.611436477@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Greg Kroah-Hartman From: Ard Biesheuvel [ Upstream commit 7ba8f2b2d652cd8d8a2ab61f4be66973e70f9f88 ] 52-bit VA kernels can run on hardware that is only 48-bit capable, but configure the ID map as 52-bit by default. This was not a problem until recently, because the special T0SZ value for a 52-bit VA space was never programmed into the TCR register anwyay, and because a 52-bit ID map happens to use the same number of translation levels as a 48-bit one. This behavior was changed by commit 1401bef703a4 ("arm64: mm: Always update TCR_EL1 from __cpu_set_tcr_t0sz()"), which causes the unsupported T0SZ value for a 52-bit VA to be programmed into TCR_EL1. While some hardware simply ignores this, Mark reports that Amberwing systems choke on this, resulting in a broken boot. But even before that commit, the unsupported idmap_t0sz value was exposed to KVM and used to program TCR_EL2 incorrectly as well. Given that we already have to deal with address spaces being either 48-bit or 52-bit in size, the cleanest approach seems to be to simply default to a 48-bit VA ID map, and only switch to a 52-bit one if the placement of the kernel in DRAM requires it. This is guaranteed not to happen unless the system is actually 52-bit VA capable. Fixes: 90ec95cda91a ("arm64: mm: Introduce VA_BITS_MIN") Reported-by: Mark Salter Link: http://lore.kernel.org/r/20210310003216.410037-1-msalter@redhat.com Signed-off-by: Ard Biesheuvel Link: https://lore.kernel.org/r/20210310171515.416643-2-ardb@kernel.org Signed-off-by: Will Deacon Signed-off-by: Sasha Levin --- arch/arm64/include/asm/mmu_context.h | 5 +---- arch/arm64/kernel/head.S | 2 +- arch/arm64/mm/mmu.c | 2 +- 3 files changed, 3 insertions(+), 6 deletions(-) diff --git a/arch/arm64/include/asm/mmu_context.h b/arch/arm64/include/asm/mmu_context.h index 0b3079fd28eb..1c364ec0ad31 100644 --- a/arch/arm64/include/asm/mmu_context.h +++ b/arch/arm64/include/asm/mmu_context.h @@ -65,10 +65,7 @@ extern u64 idmap_ptrs_per_pgd; static inline bool __cpu_uses_extended_idmap(void) { - if (IS_ENABLED(CONFIG_ARM64_VA_BITS_52)) - return false; - - return unlikely(idmap_t0sz != TCR_T0SZ(VA_BITS)); + return unlikely(idmap_t0sz != TCR_T0SZ(vabits_actual)); } /* diff --git a/arch/arm64/kernel/head.S b/arch/arm64/kernel/head.S index 7ec430e18f95..a0b3bfe67609 100644 --- a/arch/arm64/kernel/head.S +++ b/arch/arm64/kernel/head.S @@ -319,7 +319,7 @@ SYM_FUNC_START_LOCAL(__create_page_tables) */ adrp x5, __idmap_text_end clz x5, x5 - cmp x5, TCR_T0SZ(VA_BITS) // default T0SZ small enough? + cmp x5, TCR_T0SZ(VA_BITS_MIN) // default T0SZ small enough? b.ge 1f // .. then skip VA range extension adr_l x6, idmap_t0sz diff --git a/arch/arm64/mm/mmu.c b/arch/arm64/mm/mmu.c index cb78343181db..6f0648777d34 100644 --- a/arch/arm64/mm/mmu.c +++ b/arch/arm64/mm/mmu.c @@ -40,7 +40,7 @@ #define NO_BLOCK_MAPPINGS BIT(0) #define NO_CONT_MAPPINGS BIT(1) -u64 idmap_t0sz = TCR_T0SZ(VA_BITS); +u64 idmap_t0sz = TCR_T0SZ(VA_BITS_MIN); u64 idmap_ptrs_per_pgd = PTRS_PER_PGD; u64 __section(".mmuoff.data.write") vabits_actual; -- 2.30.1