Received: by 2002:a05:6a10:9848:0:0:0:0 with SMTP id x8csp1214435pxf; Fri, 19 Mar 2021 01:39:35 -0700 (PDT) X-Google-Smtp-Source: ABdhPJz/v3J7J2PtKwC1ASYqeyIk8S3mv7k91K4YFKa/OtqdLuDKgNCWwrb6H8RkqpcvVKInJSse X-Received: by 2002:aa7:ce8a:: with SMTP id y10mr8310408edv.66.1616143175535; Fri, 19 Mar 2021 01:39:35 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1616143175; cv=none; d=google.com; s=arc-20160816; b=ynq2XqSouDAaIGrIo/Wk8sMfEfQ3EYUD1H2fSUZF5fO5OS0mDw1xuWUmeY0zsJH9qz 7KzhJnMJsSf/i8TDw8f5Uk4pnkVtfYbO5UXFTXfAWlmZ3Ca6iEVpiu7NVHr/L2CDMFFR 3hfk7cAeNWbEB/4UsjU4Nf8qebWi5HU+h78pvyn91WlZ/PprZCjruEBPcbyM4WjFlCVN 0j923RLut5/VsgXXIJx3irDgb8iHZBRrdXemi1Q5klkPu1UUg5IHkLWKJcTtlhzoH/TF uOMWQeHmTVOkUXWweDbwraThWBeNkXJcnIPjzorI84I5CQrgLJ35aBenM40fRDp4NrVp tV4A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:references:in-reply-to:message-id:date:subject :cc:to:from; bh=lMqATVuIQr4ijqpLKNC0UqFwibHieItYPkgk8oqndT8=; b=1GAMAIp7DU+ylGmuST15NMqXHlYmFzwB6eJ7TgjOwUwNh7GXVoqtiLvYqSvyW6B6FZ A26T97ZOOIlCBPk5q7KK46boDZ00EBbOaPIKAr9GQZ1TQJi7l8hiomll7qlBx4Zgx9QU 9PaawK+ddXZSzh0Kb2DJn0DvWtlP5rw7d5Fr1NjdW2E2crlVS4b0K99REz/lk8sAAdW8 C3xtMw/jLk+ZIyKhmcUGmERBHGLG9irIoSvG+eOez17DsW3DNIW3q6ECO8+YbNpNy1cA EReGtA4MO92SUYsB2yonmHE3dDswphIjfgnFs7ZD9ULS3LUrCj4RjQchE7yOPpirJq8Q iDMA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id c17si3578720edr.46.2021.03.19.01.39.13; Fri, 19 Mar 2021 01:39:35 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234430AbhCSIiC (ORCPT + 99 others); Fri, 19 Mar 2021 04:38:02 -0400 Received: from inva021.nxp.com ([92.121.34.21]:41450 "EHLO inva021.nxp.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S234399AbhCSIhl (ORCPT ); Fri, 19 Mar 2021 04:37:41 -0400 Received: from inva021.nxp.com (localhost [127.0.0.1]) by inva021.eu-rdc02.nxp.com (Postfix) with ESMTP id E301920530D; Fri, 19 Mar 2021 09:37:39 +0100 (CET) Received: from invc005.ap-rdc01.nxp.com (invc005.ap-rdc01.nxp.com [165.114.16.14]) by inva021.eu-rdc02.nxp.com (Postfix) with ESMTP id 4A98320271D; Fri, 19 Mar 2021 09:37:33 +0100 (CET) Received: from localhost.localdomain (shlinux2.ap.freescale.net [10.192.224.44]) by invc005.ap-rdc01.nxp.com (Postfix) with ESMTP id EE295402D2; Fri, 19 Mar 2021 09:37:24 +0100 (CET) From: Richard Zhu To: l.stach@pengutronix.de, andrew.smirnov@gmail.com, shawnguo@kernel.org, kw@linux.com, bhelgaas@google.com, stefan@agner.ch, lorenzo.pieralisi@arm.com Cc: linux-pci@vger.kernel.org, linux-imx@nxp.com, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, kernel@pengutronix.de, Richard Zhu Subject: [PATCH 3/3] PCI: imx: clear vreg bypass when pcie vph voltage is 3v3 Date: Fri, 19 Mar 2021 16:24:07 +0800 Message-Id: <1616142247-13789-3-git-send-email-hongxing.zhu@nxp.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1616142247-13789-1-git-send-email-hongxing.zhu@nxp.com> References: <1616142247-13789-1-git-send-email-hongxing.zhu@nxp.com> X-Virus-Scanned: ClamAV using ClamSMTP Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Both 1.8v and 3.3v power supplies can be feeded to i.MX8MQ PCIe PHY. In default, the PCIE_VPH voltage is suggested to be 1.8v refer to data sheet. When PCIE_VPH is supplied by 3.3v in the HW schematic design, the VREG_BYPASS bits of GPR registers should be cleared from default value 1b'1 to 1b'0. Signed-off-by: Richard Zhu --- drivers/pci/controller/dwc/pci-imx6.c | 15 +++++++++++++++ 1 file changed, 15 insertions(+) diff --git a/drivers/pci/controller/dwc/pci-imx6.c b/drivers/pci/controller/dwc/pci-imx6.c index 853ea8e82952..c35d5511b55b 100644 --- a/drivers/pci/controller/dwc/pci-imx6.c +++ b/drivers/pci/controller/dwc/pci-imx6.c @@ -37,6 +37,7 @@ #define IMX8MQ_GPR_PCIE_REF_USE_PAD BIT(9) #define IMX8MQ_GPR_PCIE_CLK_REQ_OVERRIDE_EN BIT(10) #define IMX8MQ_GPR_PCIE_CLK_REQ_OVERRIDE BIT(11) +#define IMX8MQ_GPR_PCIE_VREG_BYPASS BIT(12) #define IMX8MQ_GPR12_PCIE2_CTRL_DEVICE_TYPE GENMASK(11, 8) #define IMX8MQ_PCIE2_BASE_ADDR 0x33c00000 @@ -611,6 +612,10 @@ static void imx6_pcie_configure_type(struct imx6_pcie *imx6_pcie) static void imx6_pcie_init_phy(struct imx6_pcie *imx6_pcie) { + struct dw_pcie *pci = imx6_pcie->pci; + struct device *dev = pci->dev; + struct device_node *node = dev->of_node; + switch (imx6_pcie->drvdata->variant) { case IMX8MQ: /* @@ -621,6 +626,16 @@ static void imx6_pcie_init_phy(struct imx6_pcie *imx6_pcie) imx6_pcie_grp_offset(imx6_pcie), IMX8MQ_GPR_PCIE_REF_USE_PAD, IMX8MQ_GPR_PCIE_REF_USE_PAD); + /* + * Regarding to the datasheet, the PCIE_VPH is suggested + * to be 1.8V. If the PCIE_VPH is supplied by 3.3V, the + * VREG_BYPASS should be cleared to zero. + */ + if (of_property_read_bool(node, "pcie-vph-3v3")) + regmap_update_bits(imx6_pcie->iomuxc_gpr, + imx6_pcie_grp_offset(imx6_pcie), + IMX8MQ_GPR_PCIE_VREG_BYPASS, + 0); break; case IMX7D: regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12, -- 2.17.1