Received: by 2002:a05:6a10:9848:0:0:0:0 with SMTP id x8csp3407634pxf; Mon, 22 Mar 2021 05:53:57 -0700 (PDT) X-Google-Smtp-Source: ABdhPJw8OSjqBer4EYGoBBegR0V0LRMAAdOniXaSZXgPEwOIkUlCx6z1b0IMa+W9K0d0J4vS/f5d X-Received: by 2002:a17:906:3d62:: with SMTP id r2mr18802087ejf.488.1616417637800; Mon, 22 Mar 2021 05:53:57 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1616417637; cv=none; d=google.com; s=arc-20160816; b=j/XfXmImL4HTbQk2FlZ2cqXb+rCH0IZJDGQFvBMEGPzmz3c9C90ygZqr2ZaTI25n8z Kh/k+cNeoiygASUfGhNDmPsaD/7+PSx9xW/gKhDMmjjtESTeYDufwIs/LjapbUfebUBW UtN/EAQJrxAd+Fd2O7Se99ScelKrdRW6x7VeGeLMQn/ttp8ZpfAmOb32jsjPHOW/XQRU aCOc8duttHxxuIuzkMTwan3ach34+MgmV3daKYxzFs8rBuK5oPJLk3WOAC0WF2o/Lt4y Fo7G6nduKIje8Dv6eNEekJiki5HyONbE9Qxt7LtzknPXA4RinvoHVXUNcZn8oqtwOEZp 5u6Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=PGXuUicgMSkYY6EEX5OzLdhms5Hvp7YkE7Y3t+7J+lU=; b=yhnlPFWm+18IPOemwL4t6IGmQVhaMawelojUo3HZUnmFp83OxMwCx2G7vaMqFUwzj4 eJqcz1TPIqAysd12StgPOcU37gX6OjzypzDLPCR7Xj+sX7Q1HsEhSXfgWcq8Snq/ZR0w pM7amT+ele3MKolFPvQEHQrSZNUGxg4BdkUqFam63vKl4VMRVnQAShlZ12k/x3Bu3EaF VJnLNuM2SNo0BJXNYskyufgXtXqEm4jOPmJGRkTSFialaGVG7/AqL5cLrrqzeoQN6MHO pkS8nGO/3KB3DF4/SipZkpGlQ//GLnaTYBQ0MtyjXlLLwUgmmqgTvttbrJnwv+ThtV3Y z0yA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=yzesrRCN; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id cx17si10821790edb.495.2021.03.22.05.53.34; Mon, 22 Mar 2021 05:53:57 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=yzesrRCN; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S232494AbhCVMwW (ORCPT + 99 others); Mon, 22 Mar 2021 08:52:22 -0400 Received: from mail.kernel.org ([198.145.29.99]:34646 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S232429AbhCVMmg (ORCPT ); Mon, 22 Mar 2021 08:42:36 -0400 Received: by mail.kernel.org (Postfix) with ESMTPSA id 3F36161998; Mon, 22 Mar 2021 12:40:27 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=linuxfoundation.org; s=korg; t=1616416827; bh=J0Y3sIMV2n/Y1OuK3iAET8+O3YG9ezdpmXSxTGcPkOQ=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=yzesrRCN1WCQ5SVz+rfcoCXf/oyvzB3c7Jc4BJEC6ser/BrTS9JyR/P4e+b5RRVk3 /bxjk0HiW6DgDdkjYsUaXK+MH+EmQOJ3FvnGiP6bPZ2NacFLMef7H4CDMedPS0NKjH IWqKYALMBG51vsqrK3fY1fNRP5EXnqPIJeUY+B2M= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, William Breathitt Gray , Fabrice Gasnier , Stable@vger.kernel.org, Jonathan Cameron Subject: [PATCH 5.10 136/157] counter: stm32-timer-cnt: fix ceiling miss-alignment with reload register Date: Mon, 22 Mar 2021 13:28:13 +0100 Message-Id: <20210322121938.068069851@linuxfoundation.org> X-Mailer: git-send-email 2.31.0 In-Reply-To: <20210322121933.746237845@linuxfoundation.org> References: <20210322121933.746237845@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Fabrice Gasnier commit b14d72ac731753708a7c1a6b3657b9312b6f0042 upstream. Ceiling value may be miss-aligned with what's actually configured into the ARR register. This is seen after probe as currently the ARR value is zero, whereas ceiling value is set to the maximum. So: - reading ceiling reports zero - in case the counter gets enabled without any prior configuration, it won't count. - in case the function gets set by the user 1st, (priv->ceiling) is used. Fix it by getting rid of the cached "priv->ceiling" variable. Rather use the ARR register value directly by using regmap read or write when needed. There should be no drawback on performance as priv->ceiling isn't used in performance critical path. There's also no point in writing ARR while setting function (sms), so it can be safely removed. Fixes: ad29937e206f ("counter: Add STM32 Timer quadrature encoder") Suggested-by: William Breathitt Gray Signed-off-by: Fabrice Gasnier Acked-by: William Breathitt Gray Cc: Link: https://lore.kernel.org/r/1614793789-10346-1-git-send-email-fabrice.gasnier@foss.st.com Signed-off-by: Jonathan Cameron Signed-off-by: Greg Kroah-Hartman --- drivers/counter/stm32-timer-cnt.c | 11 +++-------- 1 file changed, 3 insertions(+), 8 deletions(-) --- a/drivers/counter/stm32-timer-cnt.c +++ b/drivers/counter/stm32-timer-cnt.c @@ -31,7 +31,6 @@ struct stm32_timer_cnt { struct counter_device counter; struct regmap *regmap; struct clk *clk; - u32 ceiling; u32 max_arr; bool enabled; struct stm32_timer_regs bak; @@ -75,8 +74,10 @@ static int stm32_count_write(struct coun const unsigned long val) { struct stm32_timer_cnt *const priv = counter->priv; + u32 ceiling; - if (val > priv->ceiling) + regmap_read(priv->regmap, TIM_ARR, &ceiling); + if (val > ceiling) return -EINVAL; return regmap_write(priv->regmap, TIM_CNT, val); @@ -138,10 +139,6 @@ static int stm32_count_function_set(stru regmap_update_bits(priv->regmap, TIM_CR1, TIM_CR1_CEN, 0); - /* TIMx_ARR register shouldn't be buffered (ARPE=0) */ - regmap_update_bits(priv->regmap, TIM_CR1, TIM_CR1_ARPE, 0); - regmap_write(priv->regmap, TIM_ARR, priv->ceiling); - regmap_update_bits(priv->regmap, TIM_SMCR, TIM_SMCR_SMS, sms); /* Make sure that registers are updated */ @@ -199,7 +196,6 @@ static ssize_t stm32_count_ceiling_write regmap_update_bits(priv->regmap, TIM_CR1, TIM_CR1_ARPE, 0); regmap_write(priv->regmap, TIM_ARR, ceiling); - priv->ceiling = ceiling; return len; } @@ -374,7 +370,6 @@ static int stm32_timer_cnt_probe(struct priv->regmap = ddata->regmap; priv->clk = ddata->clk; - priv->ceiling = ddata->max_arr; priv->max_arr = ddata->max_arr; priv->counter.name = dev_name(dev);