Received: by 2002:a05:6a10:9848:0:0:0:0 with SMTP id x8csp4487264pxf; Tue, 23 Mar 2021 11:47:38 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwk57S7fSj5Az4kAQocxNaJXHjjxHrqcYQp4yoRZyviZS4uLati2QKkgAcNOv2NtCv+ltM/ X-Received: by 2002:a05:6402:270e:: with SMTP id y14mr5932409edd.283.1616525258280; Tue, 23 Mar 2021 11:47:38 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1616525258; cv=none; d=google.com; s=arc-20160816; b=fsd0blSohqnWSpIBYPtQMvyD3ka0OXj7EHmZVG71CHWS8p9SeL6mYvp4gPAQrU7LNz 8Do2yiAHD4zQuypmh7F2h5RSNBZiloXOuJ5zBWlqwZqt8wiAPHXZlH7CJa+zIHEgUT8I FBKF6K/UCU7GehClSxmGGr5rmU+CqjZTQcYce1YXn8piTnoNn7KhzmXQstVJH4QB7DCk WOLlLRSY5gj1rUuvtH3WYWmIzJqudufpnIK5PxrbHEKi0qo/d9AxiViwe1viEHuVvRP6 6DstpDqFwUz2osHXQEG61Og/c0V1l6m3U/V+XTtSbtzudSV3QI0Mxi+UFOAxDCgtiDF6 HEdQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:references:in-reply-to:references:in-reply-to :message-id:date:subject:cc:to:from; bh=CLP7t4hvk1w9QmS/iwUpbzDb/n4KDlmjAz2Cwt2xn9s=; b=YmbvPoCcPlV87FzA4nrErQBCM/ypZuSPgQSheYlMof1NxMnladYD+GkIKStqKo+SiO QLhc9WSGIwuirCc2SLOCGsFzjFMgycvHOr2+k1pv3I04tRitHL7qFWWXakQWp7r/Z4fN 9hMePK0K96k/nY+0cJ82GP4O8abtUWP9ywtKM6Eey4CWVjITIo0jUssM5fvuuklYOF18 aWe3tR+8xtrLuUUiMhz0lnU3JplnLKDY30hIAiVSWBPt4w5DQz0yimeZQwn68R9p3vmk ZLmbJ4zn3+mlr27g5Q2TP3zjNCHVnEQEzxlyyPLgSls706GX0B1MO8hmHS3VECjjOZjP HPmw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id s10si15270418edi.563.2021.03.23.11.47.15; Tue, 23 Mar 2021 11:47:38 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S232430AbhCWSoH (ORCPT + 99 others); Tue, 23 Mar 2021 14:44:07 -0400 Received: from alexa-out-sd-02.qualcomm.com ([199.106.114.39]:40219 "EHLO alexa-out-sd-02.qualcomm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S232265AbhCWSnx (ORCPT ); Tue, 23 Mar 2021 14:43:53 -0400 Received: from unknown (HELO ironmsg05-sd.qualcomm.com) ([10.53.140.145]) by alexa-out-sd-02.qualcomm.com with ESMTP; 23 Mar 2021 11:43:53 -0700 X-QCInternal: smtphost Received: from gurus-linux.qualcomm.com (HELO gurus-linux.localdomain) ([10.46.162.81]) by ironmsg05-sd.qualcomm.com with ESMTP; 23 Mar 2021 11:43:52 -0700 Received: by gurus-linux.localdomain (Postfix, from userid 383780) id BA8D71A14; Tue, 23 Mar 2021 11:43:52 -0700 (PDT) From: Guru Das Srinagesh To: Mark Brown , Markus Elfring , Lee Jones , Rob Herring Cc: Bjorn Andersson , Greg KH , Guenter Roeck , Joe Perches , Subbaraman Narayanamurthy , David Collins , Anirudh Ghayal , linux-arm-msm@vger.kernel.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, Guru Das Srinagesh Subject: [PATCH v4 1/2] regmap-irq: Introduce virtual regs to handle more config regs Date: Tue, 23 Mar 2021 11:43:50 -0700 Message-Id: X-Mailer: git-send-email 2.7.4 In-Reply-To: References: In-Reply-To: References: Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add "virtual" registers support to handle any irq configuration registers in addition to the ones the framework currently supports (status, mask, unmask, wake, type and ack). These are non-standard registers that further configure irq type on some devices, so enable the framework to add a variable number of them. Signed-off-by: Guru Das Srinagesh --- drivers/base/regmap/regmap-irq.c | 38 +++++++++++++++++++++++++++++++++++++- include/linux/regmap.h | 5 +++++ 2 files changed, 42 insertions(+), 1 deletion(-) diff --git a/drivers/base/regmap/regmap-irq.c b/drivers/base/regmap/regmap-irq.c index e1d8fc9e..d1ade76 100644 --- a/drivers/base/regmap/regmap-irq.c +++ b/drivers/base/regmap/regmap-irq.c @@ -38,6 +38,7 @@ struct regmap_irq_chip_data { unsigned int *wake_buf; unsigned int *type_buf; unsigned int *type_buf_def; + unsigned int **virt_buf; unsigned int irq_reg_stride; unsigned int type_reg_stride; @@ -94,7 +95,7 @@ static void regmap_irq_sync_unlock(struct irq_data *data) { struct regmap_irq_chip_data *d = irq_data_get_irq_chip_data(data); struct regmap *map = d->map; - int i, ret; + int i, j, ret; u32 reg; u32 unmask_offset; u32 val; @@ -218,6 +219,20 @@ static void regmap_irq_sync_unlock(struct irq_data *data) } } + if (d->chip->num_virt_regs) { + for (i = 0; i < d->chip->num_virt_regs; i++) { + for (j = 0; j < d->chip->num_regs; j++) { + reg = sub_irq_reg(d, d->chip->virt_reg_base[i], + j); + ret = regmap_write(map, reg, d->virt_buf[i][j]); + if (ret != 0) + dev_err(d->map->dev, + "Failed to write virt 0x%x: %d\n", + reg, ret); + } + } + } + if (d->chip->runtime_pm) pm_runtime_put(map->dev); @@ -691,6 +706,24 @@ int regmap_add_irq_chip_fwnode(struct fwnode_handle *fwnode, goto err_alloc; } + if (chip->num_virt_regs) { + /* + * Create virt_buf[chip->num_extra_config_regs][chip->num_regs] + */ + d->virt_buf = kcalloc(chip->num_virt_regs, sizeof(*d->virt_buf), + GFP_KERNEL); + if (!d->virt_buf) + goto err_alloc; + + for (i = 0; i < chip->num_virt_regs; i++) { + d->virt_buf[i] = kcalloc(chip->num_regs, + sizeof(unsigned int), + GFP_KERNEL); + if (!d->virt_buf[i]) + goto err_alloc; + } + } + d->irq_chip = regmap_irq_chip; d->irq_chip.name = chip->name; d->irq = irq; @@ -863,6 +896,9 @@ int regmap_add_irq_chip_fwnode(struct fwnode_handle *fwnode, kfree(d->mask_buf); kfree(d->status_buf); kfree(d->status_reg_buf); + for (i = 0; i < chip->num_virt_regs; i++) + kfree(d->virt_buf[i]); + kfree(d->virt_buf); kfree(d); return ret; } diff --git a/include/linux/regmap.h b/include/linux/regmap.h index 18910bd..4c75717 100644 --- a/include/linux/regmap.h +++ b/include/linux/regmap.h @@ -1383,6 +1383,8 @@ struct regmap_irq_sub_irq_map { * peripheral to first peripheral. * @num_main_regs: Number of 'main status' irq registers for chips which have * main_status set. + * @num_virt_regs: Number of non-standard irq configuration registers. + * If zero unsupported. * * @status_base: Base status register address. * @mask_base: Base mask register address. @@ -1393,6 +1395,7 @@ struct regmap_irq_sub_irq_map { * Using zero value is possible with @use_ack bit. * @wake_base: Base address for wake enables. If zero unsupported. * @type_base: Base address for irq type. If zero unsupported. + * @virt_reg_base: Base addresses for extra config regs. * @irq_reg_stride: Stride to use for chips where registers are not contiguous. * @init_ack_masked: Ack all masked interrupts once during initalization. * @mask_invert: Inverted mask register: cleared bits are masked out. @@ -1437,6 +1440,7 @@ struct regmap_irq_chip { unsigned int num_main_status_bits; struct regmap_irq_sub_irq_map *sub_reg_offsets; int num_main_regs; + int num_virt_regs; unsigned int status_base; unsigned int mask_base; @@ -1444,6 +1448,7 @@ struct regmap_irq_chip { unsigned int ack_base; unsigned int wake_base; unsigned int type_base; + unsigned int *virt_reg_base; unsigned int irq_reg_stride; bool mask_writeonly:1; bool init_ack_masked:1; -- The Qualcomm Innovation Center, Inc. is a member of the Code Aurora Forum, a Linux Foundation Collaborative Project