Received: by 2002:a05:6a10:9848:0:0:0:0 with SMTP id x8csp252569pxf; Wed, 24 Mar 2021 04:26:54 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwaGPiYguqW6DkjkjrJ1A19+QHyMskKegHasQyhR5sRk4O79exNXhFn1F80EtFmTCNtyEb5 X-Received: by 2002:a05:6402:d07:: with SMTP id eb7mr2823767edb.242.1616585214533; Wed, 24 Mar 2021 04:26:54 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1616585214; cv=none; d=google.com; s=arc-20160816; b=D/8QIr5osKkAUr9Lk8/8EkvUBibbojSOR8JMf/ZCvCnaLwwSbYfcHwy6b9kWiKQPOs EWIev+he2WiUXMLyqkY5/ayeBXhmx3Cr90omhepwCHklkr/orw/i2rRbU7G3vOfIEET7 1M2Vr064gnTBMg6BSNlNOqgJcKl3Vs9BOOoP2jD67WrrDi+lWohpMfsmfXCGucU/GaBe xPlDhwrZLZRB/BT6K0xSgheC2CJBUdRQPRfU/iyy1wpcaX5wbTJKEmDmuThUVgJ/3Sc/ zSkQ4UTpvo774ub41lhIINNel/qTmEI7VicJwsl4FElmFR5kJmSMT45FZd2zLHJPjToO p43A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :ironport-sdr:dkim-signature; bh=1p2tHIdYwtB++GCHJmF6yQi4MwGPcdC/0RwRWk3hTMI=; b=1AmKHq6jEHyiHg+tp0JcpEoKZnTqVbbdKXdyoKsPRuXtBTwQVXr/RGc4f0WMk3FyMw HTPOf1+Xcjq/MrBq2bYSoCBOJIoI8knfgV3eMROcMAhHD+dFTcaS51ofNF/6defvpzRL XU5S4SrSanTe2fgUzBB1Ltg5cWKbEs40If2yXhCFic22EKV/BbJQjFaYRjckQi2P0X2g +gwd6QTv8W+AwtAzJhhOAeyFmNua+KldJ68TJsACXC2kPlnI9KKwK+edv91TX0p9STLW M5YSRSQqGbEDNMvIBWIc0WO/94uAOfFtRbKGhgOoRnSxgAi+aQazOaOxqkPTDusZFLkQ X1Cw== ARC-Authentication-Results: i=1; mx.google.com; dkim=fail header.i=@microchip.com header.s=mchp header.b=iMRLwxWy; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id x10si1531222eds.158.2021.03.24.04.26.31; Wed, 24 Mar 2021 04:26:54 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=fail header.i=@microchip.com header.s=mchp header.b=iMRLwxWy; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S235164AbhCXJpC (ORCPT + 99 others); Wed, 24 Mar 2021 05:45:02 -0400 Received: from esa.microchip.iphmx.com ([68.232.153.233]:4536 "EHLO esa.microchip.iphmx.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230329AbhCXJob (ORCPT ); Wed, 24 Mar 2021 05:44:31 -0400 DKIM-Signature: v=1; a=rsa-sha256; c=simple/simple; d=microchip.com; i=@microchip.com; q=dns/txt; s=mchp; t=1616579071; x=1648115071; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=nmdpaPmaM+lkht5JmfcwJd2i9motTQb8DAumXcRLlDs=; b=iMRLwxWypa3x6P3Nitr7KZK5RZDxppbkMiCeeEOi8papzjtMlFCtSOZ9 D2j9p4T/mDsWB7v+zP32cprWGPFhFVMJ0pVOrGE5dRCuJh/+QuqzcMxAr HD9c66SEKhLnqaK9VnS8ZEmNsl70YCmDSGscqiqLyAov6LvHdvlb+795U fENTfUhOry76WVt0Tv3SM6Jg1i2elScbsajuCy4lHG4In6HB/Tw+rmn8f 1nT9TANaVYdCR+vISBUIjbF9LUpx7aTBR+t83byi+BxWcYOQ9Y39IsPmo vNkR35WkFiSJkjEWFZb4QViIJm2u5sx7kaLbESFMbrI6vybEsVOAZhAIn Q==; IronPort-SDR: Dut/At2qBhk7gwqdtkxXAiAtqAces0g5AAmYnsx/LbW01kpApGQvHSfu6cgoUzPgD9cx9UTUIT fAnUHuNhEQOjfIKlMPeP/IN3LsqtNBt3EiMbK3h9h/3w71h9mCs+GjZmhvnnGrH2bpYk2FWqnF WBZ6fPIdGhpccnlOAQ6TjpLkJmIvUWJFFOFq3ohe8me5V74YItoZZZZPVWQ89nUVSD5MX+JVWv fnI5Faq1XtQ6uH+fdWKyQaBUxvLKxP0m0FvVHM61ikVwLXB+PnQq2TMVxHj+RhDw6IDbXGC8+E Vx8= X-IronPort-AV: E=Sophos;i="5.81,274,1610434800"; d="scan'208";a="114436302" Received: from smtpout.microchip.com (HELO email.microchip.com) ([198.175.253.82]) by esa3.microchip.iphmx.com with ESMTP/TLS/AES256-SHA256; 24 Mar 2021 02:44:31 -0700 Received: from chn-vm-ex02.mchp-main.com (10.10.85.144) by chn-vm-ex04.mchp-main.com (10.10.85.152) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2176.2; Wed, 24 Mar 2021 02:44:31 -0700 Received: from m18063-ThinkPad-T460p.mchp-main.com (10.10.115.15) by chn-vm-ex02.mchp-main.com (10.10.85.144) with Microsoft SMTP Server id 15.1.2176.2 via Frontend Transport; Wed, 24 Mar 2021 02:44:28 -0700 From: Claudiu Beznea To: , , , , CC: , , , Claudiu Beznea Subject: [RESEND PATCH 4/5] clk: at91: clk-master: add register definition for sama7g5's master clock Date: Wed, 24 Mar 2021 11:43:52 +0200 Message-ID: <20210324094353.1710114-5-claudiu.beznea@microchip.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20210324094353.1710114-1-claudiu.beznea@microchip.com> References: <20210324094353.1710114-1-claudiu.beznea@microchip.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add register definitions for SAMA7G5's master clock. These would be also used by architecture specific power saving code. With this, update also clk-master.c. Signed-off-by: Claudiu Beznea --- drivers/clk/at91/clk-master.c | 51 +++++++++++++++++------------------ include/linux/clk/at91_pmc.h | 26 ++++++++++++++++++ 2 files changed, 50 insertions(+), 27 deletions(-) diff --git a/drivers/clk/at91/clk-master.c b/drivers/clk/at91/clk-master.c index 6f1fb2eb2a8d..a6a393bb1def 100644 --- a/drivers/clk/at91/clk-master.c +++ b/drivers/clk/at91/clk-master.c @@ -17,15 +17,7 @@ #define MASTER_DIV_SHIFT 8 #define MASTER_DIV_MASK 0x7 -#define PMC_MCR 0x30 -#define PMC_MCR_ID_MSK GENMASK(3, 0) -#define PMC_MCR_CMD BIT(7) -#define PMC_MCR_DIV GENMASK(10, 8) -#define PMC_MCR_CSS GENMASK(20, 16) #define PMC_MCR_CSS_SHIFT (16) -#define PMC_MCR_EN BIT(28) - -#define PMC_MCR_ID(x) ((x) & PMC_MCR_ID_MSK) #define MASTER_MAX_ID 4 @@ -685,17 +677,20 @@ static void clk_sama7g5_master_set(struct clk_master *master, spin_lock_irqsave(master->lock, flags); - regmap_write(master->regmap, PMC_MCR, PMC_MCR_ID(master->id)); - regmap_read(master->regmap, PMC_MCR, &val); - regmap_update_bits(master->regmap, PMC_MCR, - (status ? PMC_MCR_EN : 0) | PMC_MCR_CSS | PMC_MCR_DIV | - PMC_MCR_CMD | PMC_MCR_ID_MSK, - (status ? PMC_MCR_EN : 0) | + regmap_write(master->regmap, AT91_PMC_MCR_V2, + AT91_PMC_MCR_V2_ID(master->id)); + regmap_read(master->regmap, AT91_PMC_MCR_V2, &val); + regmap_update_bits(master->regmap, AT91_PMC_MCR_V2, + (status ? AT91_PMC_MCR_V2_EN : 0) | + AT91_PMC_MCR_V2_CSS | AT91_PMC_MCR_V2_DIV | + AT91_PMC_MCR_V2_CMD | AT91_PMC_MCR_V2_ID_MSK, + (status ? AT91_PMC_MCR_V2_EN : 0) | (master->parent << PMC_MCR_CSS_SHIFT) | (master->div << MASTER_DIV_SHIFT) | - PMC_MCR_CMD | PMC_MCR_ID(master->id)); + AT91_PMC_MCR_V2_CMD | + AT91_PMC_MCR_V2_ID(master->id)); - cparent = (val & PMC_MCR_CSS) >> PMC_MCR_CSS_SHIFT; + cparent = (val & AT91_PMC_MCR_V2_CSS) >> PMC_MCR_CSS_SHIFT; /* Wait here only if parent is being changed. */ while ((cparent != master->parent) && !clk_master_ready(master)) @@ -720,10 +715,12 @@ static void clk_sama7g5_master_disable(struct clk_hw *hw) spin_lock_irqsave(master->lock, flags); - regmap_write(master->regmap, PMC_MCR, master->id); - regmap_update_bits(master->regmap, PMC_MCR, - PMC_MCR_EN | PMC_MCR_CMD | PMC_MCR_ID_MSK, - PMC_MCR_CMD | PMC_MCR_ID(master->id)); + regmap_write(master->regmap, AT91_PMC_MCR_V2, master->id); + regmap_update_bits(master->regmap, AT91_PMC_MCR_V2, + AT91_PMC_MCR_V2_EN | AT91_PMC_MCR_V2_CMD | + AT91_PMC_MCR_V2_ID_MSK, + AT91_PMC_MCR_V2_CMD | + AT91_PMC_MCR_V2_ID(master->id)); spin_unlock_irqrestore(master->lock, flags); } @@ -736,12 +733,12 @@ static int clk_sama7g5_master_is_enabled(struct clk_hw *hw) spin_lock_irqsave(master->lock, flags); - regmap_write(master->regmap, PMC_MCR, master->id); - regmap_read(master->regmap, PMC_MCR, &val); + regmap_write(master->regmap, AT91_PMC_MCR_V2, master->id); + regmap_read(master->regmap, AT91_PMC_MCR_V2, &val); spin_unlock_irqrestore(master->lock, flags); - return !!(val & PMC_MCR_EN); + return !!(val & AT91_PMC_MCR_V2_EN); } static int clk_sama7g5_master_set_rate(struct clk_hw *hw, unsigned long rate, @@ -837,10 +834,10 @@ at91_clk_sama7g5_register_master(struct regmap *regmap, master->mux_table = mux_table; spin_lock_irqsave(master->lock, flags); - regmap_write(master->regmap, PMC_MCR, master->id); - regmap_read(master->regmap, PMC_MCR, &val); - master->parent = (val & PMC_MCR_CSS) >> PMC_MCR_CSS_SHIFT; - master->div = (val & PMC_MCR_DIV) >> MASTER_DIV_SHIFT; + regmap_write(master->regmap, AT91_PMC_MCR_V2, master->id); + regmap_read(master->regmap, AT91_PMC_MCR_V2, &val); + master->parent = (val & AT91_PMC_MCR_V2_CSS) >> PMC_MCR_CSS_SHIFT; + master->div = (val & AT91_PMC_MCR_V2_DIV) >> MASTER_DIV_SHIFT; spin_unlock_irqrestore(master->lock, flags); hw = &master->hw; diff --git a/include/linux/clk/at91_pmc.h b/include/linux/clk/at91_pmc.h index a4f82e836a7c..ccb3f034bfa9 100644 --- a/include/linux/clk/at91_pmc.h +++ b/include/linux/clk/at91_pmc.h @@ -137,6 +137,32 @@ #define AT91_PMC_PLLADIV2_ON (1 << 12) #define AT91_PMC_H32MXDIV BIT(24) +#define AT91_PMC_MCR_V2 0x30 /* Master Clock Register [SAMA7G5 only] */ +#define AT91_PMC_MCR_V2_ID_MSK (0xF) +#define AT91_PMC_MCR_V2_ID(_id) ((_id) & AT91_PMC_MCR_V2_ID_MSK) +#define AT91_PMC_MCR_V2_CMD (1 << 7) +#define AT91_PMC_MCR_V2_DIV (7 << 8) +#define AT91_PMC_MCR_V2_DIV1 (0 << 8) +#define AT91_PMC_MCR_V2_DIV2 (1 << 8) +#define AT91_PMC_MCR_V2_DIV4 (2 << 8) +#define AT91_PMC_MCR_V2_DIV8 (3 << 8) +#define AT91_PMC_MCR_V2_DIV16 (4 << 8) +#define AT91_PMC_MCR_V2_DIV32 (5 << 8) +#define AT91_PMC_MCR_V2_DIV64 (6 << 8) +#define AT91_PMC_MCR_V2_DIV3 (7 << 8) +#define AT91_PMC_MCR_V2_CSS (0x1F << 16) +#define AT91_PMC_MCR_V2_CSS_MD_SLCK (0 << 16) +#define AT91_PMC_MCR_V2_CSS_TD_SLCK (1 << 16) +#define AT91_PMC_MCR_V2_CSS_MAINCK (2 << 16) +#define AT91_PMC_MCR_V2_CSS_MCK0 (3 << 16) +#define AT91_PMC_MCR_V2_CSS_SYSPLL (5 << 16) +#define AT91_PMC_MCR_V2_CSS_DDRPLL (6 << 16) +#define AT91_PMC_MCR_V2_CSS_IMGPLL (7 << 16) +#define AT91_PMC_MCR_V2_CSS_BAUDPLL (8 << 16) +#define AT91_PMC_MCR_V2_CSS_AUDIOPLL (9 << 16) +#define AT91_PMC_MCR_V2_CSS_ETHPLL (10 << 16) +#define AT91_PMC_MCR_V2_EN (1 << 28) + #define AT91_PMC_XTALF 0x34 /* Main XTAL Frequency Register [SAMA7G5 only] */ #define AT91_PMC_USB 0x38 /* USB Clock Register [some SAM9 only] */ -- 2.25.1