Received: by 2002:a05:6a10:9848:0:0:0:0 with SMTP id x8csp763444pxf; Wed, 24 Mar 2021 15:39:36 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzF/p799Vx9Td/NR2K2GkKxHK2tEVfb51jtN86dtIwqJPZYL57EWFlFKN7Y0KWp8VxXmf5u X-Received: by 2002:a17:907:75d9:: with SMTP id jl25mr5945410ejc.452.1616625576153; Wed, 24 Mar 2021 15:39:36 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1616625576; cv=none; d=google.com; s=arc-20160816; b=GVxK+n/ntbepIVDpX6f1wqsJ/ASiPnmLEzIbnsTwvBtgDfDfws17W1EhBoUyFEEso3 ca4ukQjQrRUYiADOHypy978lZloAPvvrKXUyCSU/tt7r4h+RVNqbIAQAIufsa+luQg1h vnTqnln4q78Q6LTivSL66vHgnkpVe/Z7rcRhqYheGai5MAL1UG/zZ5kEC/AB7Ffo4b2W tUZ8lBl+Zg67XiCLwFegriqZhDClP0QbLCAAK9uXYQP8iY5Kac3tcA64hBFkgwW2FVPG 0yi36lMmbGtdy+6vsllesXY09SfzHbqPPAyE8npqgfAx+kfpnRxbHDXW+04NXRUNSLoH b2Gw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:references:in-reply-to:message-id:date:subject :cc:to:from; bh=w3djqOITPORhMdYyk71DvU9yOqUQ3tcKIEmDyB4x5us=; b=q8Y7E0qnkiXMTRv/aYm5yUuZBUPmNyirvm1VnGuaGzwBD/MKuDH14RNoIRddM4p08/ U041R+lRd+0Q4wuXJg/q0oOWKuqHAD/8QYNuwQc6lXHE8mQWEuL7kj204y5+9XzbVNvM 6EkBGlgC/pXaVJZm2MAm99KGZMafsvunoeGAqIrLnBIlJhY5LeogZckt2SJ5VMw5OnU4 1RYXPQZwypi5B3BSb67Pbaf1ygUdZAooU1E9CwrHuTNjnZgqYnN0N5N/+MvZ5nk7imWb 76sc72qhKRVVURUBcukud157Nwd2SMC5MeqioQhRZkAvO5LEy4BMOSEHjXRdhxhiHHEs DQiA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id cf6si2776722ejb.272.2021.03.24.15.39.12; Wed, 24 Mar 2021 15:39:36 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S235472AbhCXFsY (ORCPT + 99 others); Wed, 24 Mar 2021 01:48:24 -0400 Received: from inva021.nxp.com ([92.121.34.21]:37670 "EHLO inva021.nxp.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S235420AbhCXFsH (ORCPT ); Wed, 24 Mar 2021 01:48:07 -0400 Received: from inva021.nxp.com (localhost [127.0.0.1]) by inva021.eu-rdc02.nxp.com (Postfix) with ESMTP id 15F70200DE1; Wed, 24 Mar 2021 06:48:06 +0100 (CET) Received: from invc005.ap-rdc01.nxp.com (invc005.ap-rdc01.nxp.com [165.114.16.14]) by inva021.eu-rdc02.nxp.com (Postfix) with ESMTP id 02FBC2024FC; Wed, 24 Mar 2021 06:48:01 +0100 (CET) Received: from localhost.localdomain (shlinux2.ap.freescale.net [10.192.224.44]) by invc005.ap-rdc01.nxp.com (Postfix) with ESMTP id 75161402AE; Wed, 24 Mar 2021 06:47:54 +0100 (CET) From: Richard Zhu To: l.stach@pengutronix.de, andrew.smirnov@gmail.com, shawnguo@kernel.org, kw@linux.com, bhelgaas@google.com, stefan@agner.ch, lorenzo.pieralisi@arm.com Cc: linux-pci@vger.kernel.org, linux-imx@nxp.com, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, kernel@pengutronix.de, Richard Zhu Subject: [PATCH v2 3/3] PCI: imx: clear vreg bypass when pcie vph voltage is 3v3 Date: Wed, 24 Mar 2021 13:34:19 +0800 Message-Id: <1616564059-8713-4-git-send-email-hongxing.zhu@nxp.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1616564059-8713-1-git-send-email-hongxing.zhu@nxp.com> References: <1616564059-8713-1-git-send-email-hongxing.zhu@nxp.com> X-Virus-Scanned: ClamAV using ClamSMTP Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Both 1.8v and 3.3v power supplies can be used by i.MX8MQ PCIe PHY. In default, the PCIE_VPH voltage is suggested to be 1.8v refer to data sheet. When PCIE_VPH is supplied by 3.3v in the HW schematic design, the VREG_BYPASS bits of GPR registers should be cleared from default value 1b'1 to 1b'0. Thus, the internal 3v3 to 1v8 translator would be turned on. Signed-off-by: Richard Zhu --- drivers/pci/controller/dwc/pci-imx6.c | 23 +++++++++++++++++++++++ 1 file changed, 23 insertions(+) diff --git a/drivers/pci/controller/dwc/pci-imx6.c b/drivers/pci/controller/dwc/pci-imx6.c index 853ea8e82952..beca085a9300 100644 --- a/drivers/pci/controller/dwc/pci-imx6.c +++ b/drivers/pci/controller/dwc/pci-imx6.c @@ -37,6 +37,7 @@ #define IMX8MQ_GPR_PCIE_REF_USE_PAD BIT(9) #define IMX8MQ_GPR_PCIE_CLK_REQ_OVERRIDE_EN BIT(10) #define IMX8MQ_GPR_PCIE_CLK_REQ_OVERRIDE BIT(11) +#define IMX8MQ_GPR_PCIE_VREG_BYPASS BIT(12) #define IMX8MQ_GPR12_PCIE2_CTRL_DEVICE_TYPE GENMASK(11, 8) #define IMX8MQ_PCIE2_BASE_ADDR 0x33c00000 @@ -80,6 +81,7 @@ struct imx6_pcie { u32 tx_swing_full; u32 tx_swing_low; struct regulator *vpcie; + struct regulator *vph; void __iomem *phy_base; /* power domain for pcie */ @@ -611,6 +613,8 @@ static void imx6_pcie_configure_type(struct imx6_pcie *imx6_pcie) static void imx6_pcie_init_phy(struct imx6_pcie *imx6_pcie) { + int phy_uv; + switch (imx6_pcie->drvdata->variant) { case IMX8MQ: /* @@ -621,6 +625,18 @@ static void imx6_pcie_init_phy(struct imx6_pcie *imx6_pcie) imx6_pcie_grp_offset(imx6_pcie), IMX8MQ_GPR_PCIE_REF_USE_PAD, IMX8MQ_GPR_PCIE_REF_USE_PAD); + /* + * Regarding to the datasheet, the PCIE_VPH is suggested + * to be 1.8V. If the PCIE_VPH is supplied by 3.3V, the + * VREG_BYPASS should be cleared to zero. + */ + if (imx6_pcie->vph) + phy_uv = regulator_get_voltage(imx6_pcie->vph); + if (phy_uv > 3000000) + regmap_update_bits(imx6_pcie->iomuxc_gpr, + imx6_pcie_grp_offset(imx6_pcie), + IMX8MQ_GPR_PCIE_VREG_BYPASS, + 0); break; case IMX7D: regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12, @@ -1130,6 +1146,13 @@ static int imx6_pcie_probe(struct platform_device *pdev) imx6_pcie->vpcie = NULL; } + imx6_pcie->vph = devm_regulator_get_optional(&pdev->dev, "vph"); + if (IS_ERR(imx6_pcie->vph)) { + if (PTR_ERR(imx6_pcie->vph) != -ENODEV) + return PTR_ERR(imx6_pcie->vph); + imx6_pcie->vph = NULL; + } + platform_set_drvdata(pdev, imx6_pcie); ret = imx6_pcie_attach_pd(dev); -- 2.17.1