Received: by 2002:a05:6a10:9848:0:0:0:0 with SMTP id x8csp974615pxf; Thu, 25 Mar 2021 20:14:38 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzveGdwh2IOEtr6xIpp2qOus0zkPnHnlcHcCsi0T8d8a2dBK3xrkuODC5AMBOxaeCS5ot1c X-Received: by 2002:a17:906:1983:: with SMTP id g3mr12825850ejd.370.1616728478020; Thu, 25 Mar 2021 20:14:38 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1616728478; cv=none; d=google.com; s=arc-20160816; b=WfWcbYe0EeHtJzgV9fssQ+QAkSa2BAhn6YnSl/MnI7NAtmNu6QKffQhtGvrl0c4ept iyfdEhvINGGIG8aTJF3XOOpRo7emiab338YxApmQF1621vfvutarISYNu4YUZiuCAwTO lAH6ATA4PZlgE+oprXN+A5f7SOlfpcqYcizRBQSAdOvt822Lp4FAR6bfMjxgT5pwacKv o1OajVeGkoT2Ws6aIi5sWD43uHTwSSz1IFya3Ic6WpvWgrTExZHNK9sMnGXT26W6aOpy xhQYaolIaisbfJR7B/cuWNUTLyzpcf/M9ZsO3n4JCmldDS0QpjcnBbKnoY/pmjaY+Go4 vA9w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from; bh=KQ0sk7EvxVWCzoPBYD+LllebanQge5mVFtv1RwQMwEk=; b=qfvtOuVyJtb7slKDoarKkvKqd1+UB90u6jfHTCHTtzNgi523A9Wv6giPs1VsHKkFhm FYLLZFZEKbGdgiiTsJWLTeLkRmELVEs8F2+J0IeHrxgHY7WurbMCPcfVKH1AXyfJ2TFo jz071snqz9X+EoVMbYsa26ntjt/iyg/MoIgn2d2+tnFnxi4AN8ARAVwKslQmzt2p/dLF KH53+dI2J99aDv7eSLDPu28k1BAI4wsZLRK85orj6ilMd1c4UtGJCslmlWQlkjCIuXSi Nu5M2O7FTlm7jpoBPYb3PkboAwdLbE7YX2+RNlSQ9qiVJnV1mg53XMqYiw6W2OCLgQZm sbzA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id l6si5559703ejo.624.2021.03.25.20.14.15; Thu, 25 Mar 2021 20:14:38 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230415AbhCZDNS (ORCPT + 99 others); Thu, 25 Mar 2021 23:13:18 -0400 Received: from mailgw02.mediatek.com ([210.61.82.184]:41681 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S230239AbhCZDNI (ORCPT ); Thu, 25 Mar 2021 23:13:08 -0400 X-UUID: c939cf170a314260a3403d4213499dfd-20210326 X-UUID: c939cf170a314260a3403d4213499dfd-20210326 Received: from mtkcas11.mediatek.inc [(172.21.101.40)] by mailgw02.mediatek.com (envelope-from ) (Cellopoint E-mail Firewall v4.1.14 Build 0819 with TLSv1.2 ECDHE-RSA-AES256-SHA384 256/256) with ESMTP id 2023297819; Fri, 26 Mar 2021 11:13:04 +0800 Received: from mtkcas07.mediatek.inc (172.21.101.84) by mtkmbs08n1.mediatek.inc (172.21.101.55) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Fri, 26 Mar 2021 11:13:03 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by mtkcas07.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Fri, 26 Mar 2021 11:13:02 +0800 From: Seiya Wang To: "Rafael J . Wysocki" , Viresh Kumar , Rob Herring , Matthias Brugger CC: Seiya Wang , , , , , , Subject: [PATCH 2/2] dt-bindings: cpufreq: update cpu type and clock name for MT8173 SoC Date: Fri, 26 Mar 2021 11:12:27 +0800 Message-ID: <20210326031227.2357-2-seiya.wang@mediatek.com> X-Mailer: git-send-email 2.14.1 In-Reply-To: <20210326031227.2357-1-seiya.wang@mediatek.com> References: <20210326031227.2357-1-seiya.wang@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Update the cpu type of cpu2 and cpu3 since MT8173 used Cortex-a72. Signed-off-by: Seiya Wang --- Documentation/devicetree/bindings/cpufreq/cpufreq-mediatek.txt | 8 ++++---- 1 file changed, 4 insertions(+), 4 deletions(-) diff --git a/Documentation/devicetree/bindings/cpufreq/cpufreq-mediatek.txt b/Documentation/devicetree/bindings/cpufreq/cpufreq-mediatek.txt index ea4994b35207..ef68711716fb 100644 --- a/Documentation/devicetree/bindings/cpufreq/cpufreq-mediatek.txt +++ b/Documentation/devicetree/bindings/cpufreq/cpufreq-mediatek.txt @@ -202,11 +202,11 @@ Example 2 (MT8173 SoC): cpu2: cpu@100 { device_type = "cpu"; - compatible = "arm,cortex-a57"; + compatible = "arm,cortex-a72"; reg = <0x100>; enable-method = "psci"; cpu-idle-states = <&CPU_SLEEP_0>; - clocks = <&infracfg CLK_INFRA_CA57SEL>, + clocks = <&infracfg CLK_INFRA_CA72SEL>, <&apmixedsys CLK_APMIXED_MAINPLL>; clock-names = "cpu", "intermediate"; operating-points-v2 = <&cpu_opp_table_b>; @@ -214,11 +214,11 @@ Example 2 (MT8173 SoC): cpu3: cpu@101 { device_type = "cpu"; - compatible = "arm,cortex-a57"; + compatible = "arm,cortex-a72"; reg = <0x101>; enable-method = "psci"; cpu-idle-states = <&CPU_SLEEP_0>; - clocks = <&infracfg CLK_INFRA_CA57SEL>, + clocks = <&infracfg CLK_INFRA_CA72SEL>, <&apmixedsys CLK_APMIXED_MAINPLL>; clock-names = "cpu", "intermediate"; operating-points-v2 = <&cpu_opp_table_b>; -- 2.14.1