Received: by 2002:a05:6a10:9848:0:0:0:0 with SMTP id x8csp1033306pxf; Thu, 25 Mar 2021 22:32:33 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxTNORgZ5RnW0QwJ9JuvDULVTS64whLFQCQ7+kXlgNlKGIh4x8y7/rjGcSkmjdkiJm+hFfp X-Received: by 2002:a17:907:3e21:: with SMTP id hp33mr13153581ejc.313.1616736753530; Thu, 25 Mar 2021 22:32:33 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1616736753; cv=none; d=google.com; s=arc-20160816; b=NpJJAJdVK6LAEEYRHPiIQd2Feo5iS3tkQdNn1vb299UKPCD13wAK3pOAPJ62P/yWZS XJF0AEX4lBdVaBEKv9ENCZmyrbLGZ3spl2lEo/OE7USwWWKPGx2wCphhboa0qV+RN/na mUaUgqlSKbKMCnJ82xcAiwLp7Vr1AhzqureXerUBPMmk+ux2KhBdyAz99EenHLJzJaYE 2QX6W7UfxzpWD51rONxHxPvplvzpkZnros6w2H6lPJY9ZrqC723nFdXA7B9tdmvB0T8Z 5Al0wvJtorMrMIjvNFrTlnvc3b/xest3wabl0BoxzJD9879DmrRgZjBsNyFM8vnHaYXA 1PSw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:user-agent:in-reply-to:content-disposition :mime-version:references:message-id:subject:cc:to:from:date :dkim-signature; bh=Wg6jUsg0M3YkhkdRzAVV3NbGB+vpbZqU99QuVAslRAA=; b=MFrKI8WmJbPHLA/XMM5EP7eKVGIGFAnWY+Zc/R35wD79vjck9MAsEIZTjUGzWTg7MA GO4F6TJcFobxNfXVwPTmaZ4ZqI3tIPblAO7LZM0tU6HuPBY98DYpyJCyaVFbqdcYUuz1 2yX3mRRy0j+R1i+qaRpqOi/4ct1Q+0Qscf24gfWnSkBbGQ8twJ9MCp/VCDgQ7H4oU67T XnFw9Zwqc0WrKFbcwG+eBucd126/cGhW/ivqK9HBu9ZpmK73KIGEDJ9JNlKPAUSCGwQ4 EI/Wmt0RiC6JLJclLE1dP5+Br6o6o3RRypiRilXEfs8QXpljrPv3ZwGBNfaLmpFzs4MP aBDw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=xvkqgskn; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id l19si5721870ejz.43.2021.03.25.22.32.07; Thu, 25 Mar 2021 22:32:33 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=xvkqgskn; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229458AbhCZF2Z (ORCPT + 99 others); Fri, 26 Mar 2021 01:28:25 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:47586 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229463AbhCZF2E (ORCPT ); Fri, 26 Mar 2021 01:28:04 -0400 Received: from mail-pl1-x62a.google.com (mail-pl1-x62a.google.com [IPv6:2607:f8b0:4864:20::62a]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 63495C0613B0 for ; Thu, 25 Mar 2021 22:28:04 -0700 (PDT) Received: by mail-pl1-x62a.google.com with SMTP id f17so358317plr.0 for ; Thu, 25 Mar 2021 22:28:04 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=date:from:to:cc:subject:message-id:references:mime-version :content-disposition:in-reply-to:user-agent; bh=Wg6jUsg0M3YkhkdRzAVV3NbGB+vpbZqU99QuVAslRAA=; b=xvkqgsknbTJsMGYLWLXMOMuDyGiIL+HYSOxfmlrzC8pH9prf/c17KrqMLTezyaLY5z UFrUHgePtcdCwNfKI/L5B3dkzOP309lMmgBEaoDoimwnvAUvAVram5bw1b5c4IsOW36L glKK55/C9x9q+UH2sTromVPOCqZJW6gK1S5a/mg9hwfKvXSSDSO+D1rkgNDrtzKAXCCw 4Zlnln6+vmLQC0vhK99ogtcJPKADJOaaTYCnJhUcHp97Qgr5m3+J/+bxPBLMgi/a9Tf5 njtm414zYbzcDpKn+6GdLoMnWlIxYSvVVnNN6w+DU/bP/6re1n5CAFD4Cg0zDSf7em2Z sJ7A== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:date:from:to:cc:subject:message-id:references :mime-version:content-disposition:in-reply-to:user-agent; bh=Wg6jUsg0M3YkhkdRzAVV3NbGB+vpbZqU99QuVAslRAA=; b=g8lLllhdj/htm2L9aolNwQ+PmtYRpGhYZw6sQry8wiHoXJu1d2O9e9KV98w1ND3lIj Pghfu33jQe2lafyKVRJo9APQV9O0WV7j5JBbUsn3HaNtK7E2VbqYUARxfA6cVu9OEykZ RU5W2zSJuIzTNwI6wJ6Xmew+3q6bo0RQ1/6NZ6bEiLpA+vPS4KJEuZry8rlTl2s0z8QH +re1y3Wds62dgYDyNzi8IgcwsuQtzFlgH5uNg+qWDiWjzXHyYuu/Xjs7GZzeQtXlPnwa Ym7OhGtWymxi4EM7ivDFGoxx9zjvSwRATs8XEtj6mwTZu97BeeDL26BpT3KX/DF6lx8O MDjw== X-Gm-Message-State: AOAM530PsUYj1L4QSeOrIX3CSL1CI/GfZA5mZs8LUTsgcdpnFVqqb18L hrRc9I3lvEfP/fajtLLUhTbDTw== X-Received: by 2002:a17:90b:358:: with SMTP id fh24mr12111965pjb.109.1616736483711; Thu, 25 Mar 2021 22:28:03 -0700 (PDT) Received: from localhost ([136.185.154.93]) by smtp.gmail.com with ESMTPSA id n38sm367408pgb.2.2021.03.25.22.27.57 (version=TLS1_2 cipher=ECDHE-ECDSA-AES128-GCM-SHA256 bits=128/128); Thu, 25 Mar 2021 22:27:58 -0700 (PDT) Date: Fri, 26 Mar 2021 10:57:56 +0530 From: Viresh Kumar To: Seiya Wang Cc: "Rafael J . Wysocki" , Rob Herring , Matthias Brugger , linux-pm@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-mediatek@lists.infradead.org, srv_heupstream@mediatek.com Subject: Re: [PATCH 2/2] dt-bindings: cpufreq: update cpu type and clock name for MT8173 SoC Message-ID: <20210326052756.ozalnigxh7x3hvqr@vireshk-i7> References: <20210326031227.2357-1-seiya.wang@mediatek.com> <20210326031227.2357-2-seiya.wang@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20210326031227.2357-2-seiya.wang@mediatek.com> User-Agent: NeoMutt/20180716-391-311a52 Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 26-03-21, 11:12, Seiya Wang wrote: > Update the cpu type of cpu2 and cpu3 since MT8173 used Cortex-a72. > > Signed-off-by: Seiya Wang > --- > Documentation/devicetree/bindings/cpufreq/cpufreq-mediatek.txt | 8 ++++---- > 1 file changed, 4 insertions(+), 4 deletions(-) > > diff --git a/Documentation/devicetree/bindings/cpufreq/cpufreq-mediatek.txt b/Documentation/devicetree/bindings/cpufreq/cpufreq-mediatek.txt > index ea4994b35207..ef68711716fb 100644 > --- a/Documentation/devicetree/bindings/cpufreq/cpufreq-mediatek.txt > +++ b/Documentation/devicetree/bindings/cpufreq/cpufreq-mediatek.txt > @@ -202,11 +202,11 @@ Example 2 (MT8173 SoC): > > cpu2: cpu@100 { > device_type = "cpu"; > - compatible = "arm,cortex-a57"; > + compatible = "arm,cortex-a72"; > reg = <0x100>; > enable-method = "psci"; > cpu-idle-states = <&CPU_SLEEP_0>; > - clocks = <&infracfg CLK_INFRA_CA57SEL>, > + clocks = <&infracfg CLK_INFRA_CA72SEL>, > <&apmixedsys CLK_APMIXED_MAINPLL>; > clock-names = "cpu", "intermediate"; > operating-points-v2 = <&cpu_opp_table_b>; > @@ -214,11 +214,11 @@ Example 2 (MT8173 SoC): > > cpu3: cpu@101 { > device_type = "cpu"; > - compatible = "arm,cortex-a57"; > + compatible = "arm,cortex-a72"; > reg = <0x101>; > enable-method = "psci"; > cpu-idle-states = <&CPU_SLEEP_0>; > - clocks = <&infracfg CLK_INFRA_CA57SEL>, > + clocks = <&infracfg CLK_INFRA_CA72SEL>, > <&apmixedsys CLK_APMIXED_MAINPLL>; > clock-names = "cpu", "intermediate"; > operating-points-v2 = <&cpu_opp_table_b>; Acked-by: Viresh Kumar -- viresh