Received: by 2002:a05:6a10:9848:0:0:0:0 with SMTP id x8csp4172423pxf; Tue, 30 Mar 2021 00:42:13 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwx0SkA5NjEN+X6QLE3+n+mH2/4e5/P3odeqvEChqglEAHddV03ezFsgJVmrRe7rssl8ygb X-Received: by 2002:a50:ec96:: with SMTP id e22mr32337665edr.385.1617090133778; Tue, 30 Mar 2021 00:42:13 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1617090133; cv=none; d=google.com; s=arc-20160816; b=dWa9k7UoJ0r/2UZtzQzZNYJrplWUHdRLr38LAtSML50pJ8Zgi/qw3BhSPz6EmQw3/B m9s82hR2XTuIptXSoRZCipUr5A9T2OFMmT47sbcTfAAwFv/96beL1W5butg61zLugPpo /9yBu9oRIrZuR5I/Drjq2C/UsyUsT9vWvbR72YfuLxrFnL7BIV1U0CX9De9b9JE/6Byr jFb9582/25qDt41sUS6tI4belQmUWxO9Zf6S/cIxCAqB0jNQsFyJRyPbYRtkywdwVEcL xRgP8f7JHE8THDZn+1pjxazQe9eF9ZDi6Ub0XeD3SA2iLNw2UQuVN8lzg4z5W1GRXRtM u7YA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:date:subject:from:message-id:cc:to; bh=8JCGvU3DueqXieZPBgswp3di3mf/Mr1dahXH8tUxoIk=; b=ArmzU8Bom4Vguj/eG9up+o8IRe2i4mMW+SKIbJytDyYKeGPPxkUc5mBm4BRMY5KpBu tvzPmKyauJ+a9WCsWHODUnrWIhHiE2kB9zKwEPqYrEBDCuPiP0ZmEX89XMQIxzzu+UM/ 0hCrlYV1dOljuGgkBgBRpeSbZQU1O7y9Gv1YWFbcyq0ZJDb+HM8SAzHh4LHtOcC+5A3b FEU4Qa/IVh5lV/XCTImgTz+dGM8N4wJHUsKDvO8Dv4OnzAO9RT7eNS+uxFDOXjeG0EiV 1VR+tMFuGZkbv6vLBZgMFrnq/RhwZ6FYsIsAKc9qgrylG5GPX3zhEvPNxQXHrYaNb7vB Wxgg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id n13si13975671ejs.39.2021.03.30.00.41.49; Tue, 30 Mar 2021 00:42:13 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230243AbhC3Hkv (ORCPT + 99 others); Tue, 30 Mar 2021 03:40:51 -0400 Received: from kvm5.telegraphics.com.au ([98.124.60.144]:49594 "EHLO kvm5.telegraphics.com.au" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229483AbhC3Hk0 (ORCPT ); Tue, 30 Mar 2021 03:40:26 -0400 Received: by kvm5.telegraphics.com.au (Postfix, from userid 502) id 09CC02A099; Tue, 30 Mar 2021 03:40:22 -0400 (EDT) To: Geert Uytterhoeven Cc: "Michael Pavone" , linux-m68k@lists.linux-m68k.org, linux-kernel@vger.kernel.org Message-Id: <4fdaa113db089b8fb607f7dd818479f8cdcc4547.1617089871.git.fthain@telegraphics.com.au> From: Finn Thain Subject: [PATCH] m68k: mvme147, mvme16x: Don't wipe PCC timer config bits Date: Tue, 30 Mar 2021 18:37:51 +1100 Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Don't clear the timer 1 configuration bits when clearing the interrupt flag and counter overflow. As Michael reported, "This results in no timer interrupts being delivered after the first. Initialization then hangs in calibrate_delay as the jiffies counter is not updated." On mvme16x, enable the timer after requesting the irq, consistent with mvme147. Cc: Michael Pavone Fixes: 7529b90d051e ("m68k: mvme147: Handle timer counter overflow") Fixes: 19999a8b8782 ("m68k: mvme16x: Handle timer counter overflow") Reported-and-tested-by: Michael Pavone Signed-off-by: Finn Thain --- arch/m68k/include/asm/mvme147hw.h | 3 +++ arch/m68k/mvme147/config.c | 14 ++++++++------ arch/m68k/mvme16x/config.c | 14 ++++++++------ 3 files changed, 19 insertions(+), 12 deletions(-) diff --git a/arch/m68k/include/asm/mvme147hw.h b/arch/m68k/include/asm/mvme147hw.h index 257b29184af9..e28eb1c0e0bf 100644 --- a/arch/m68k/include/asm/mvme147hw.h +++ b/arch/m68k/include/asm/mvme147hw.h @@ -66,6 +66,9 @@ struct pcc_regs { #define PCC_INT_ENAB 0x08 #define PCC_TIMER_INT_CLR 0x80 + +#define PCC_TIMER_TIC_EN 0x01 +#define PCC_TIMER_COC_EN 0x02 #define PCC_TIMER_CLR_OVF 0x04 #define PCC_LEVEL_ABORT 0x07 diff --git a/arch/m68k/mvme147/config.c b/arch/m68k/mvme147/config.c index cfdc7f912e14..e1e90c49a496 100644 --- a/arch/m68k/mvme147/config.c +++ b/arch/m68k/mvme147/config.c @@ -114,8 +114,10 @@ static irqreturn_t mvme147_timer_int (int irq, void *dev_id) unsigned long flags; local_irq_save(flags); - m147_pcc->t1_int_cntrl = PCC_TIMER_INT_CLR; - m147_pcc->t1_cntrl = PCC_TIMER_CLR_OVF; + m147_pcc->t1_cntrl = PCC_TIMER_CLR_OVF | PCC_TIMER_COC_EN | + PCC_TIMER_TIC_EN; + m147_pcc->t1_int_cntrl = PCC_INT_ENAB | PCC_TIMER_INT_CLR | + PCC_LEVEL_TIMER1; clk_total += PCC_TIMER_CYCLES; legacy_timer_tick(1); local_irq_restore(flags); @@ -133,10 +135,10 @@ void mvme147_sched_init (void) /* Init the clock with a value */ /* The clock counter increments until 0xFFFF then reloads */ m147_pcc->t1_preload = PCC_TIMER_PRELOAD; - m147_pcc->t1_cntrl = 0x0; /* clear timer */ - m147_pcc->t1_cntrl = 0x3; /* start timer */ - m147_pcc->t1_int_cntrl = PCC_TIMER_INT_CLR; /* clear pending ints */ - m147_pcc->t1_int_cntrl = PCC_INT_ENAB|PCC_LEVEL_TIMER1; + m147_pcc->t1_cntrl = PCC_TIMER_CLR_OVF | PCC_TIMER_COC_EN | + PCC_TIMER_TIC_EN; + m147_pcc->t1_int_cntrl = PCC_INT_ENAB | PCC_TIMER_INT_CLR | + PCC_LEVEL_TIMER1; clocksource_register_hz(&mvme147_clk, PCC_TIMER_CLOCK_FREQ); } diff --git a/arch/m68k/mvme16x/config.c b/arch/m68k/mvme16x/config.c index 30357fe4ba6c..b59593c7cfb9 100644 --- a/arch/m68k/mvme16x/config.c +++ b/arch/m68k/mvme16x/config.c @@ -366,6 +366,7 @@ static u32 clk_total; #define PCCTOVR1_COC_EN 0x02 #define PCCTOVR1_OVR_CLR 0x04 +#define PCCTIC1_INT_LEVEL 6 #define PCCTIC1_INT_CLR 0x08 #define PCCTIC1_INT_EN 0x10 @@ -374,8 +375,8 @@ static irqreturn_t mvme16x_timer_int (int irq, void *dev_id) unsigned long flags; local_irq_save(flags); - out_8(PCCTIC1, in_8(PCCTIC1) | PCCTIC1_INT_CLR); - out_8(PCCTOVR1, PCCTOVR1_OVR_CLR); + out_8(PCCTOVR1, PCCTOVR1_OVR_CLR | PCCTOVR1_TIC_EN | PCCTOVR1_COC_EN); + out_8(PCCTIC1, PCCTIC1_INT_EN | PCCTIC1_INT_CLR | PCCTIC1_INT_LEVEL); clk_total += PCC_TIMER_CYCLES; legacy_timer_tick(1); local_irq_restore(flags); @@ -389,14 +390,15 @@ void mvme16x_sched_init(void) int irq; /* Using PCCchip2 or MC2 chip tick timer 1 */ - out_be32(PCCTCNT1, 0); - out_be32(PCCTCMP1, PCC_TIMER_CYCLES); - out_8(PCCTOVR1, in_8(PCCTOVR1) | PCCTOVR1_TIC_EN | PCCTOVR1_COC_EN); - out_8(PCCTIC1, PCCTIC1_INT_EN | 6); if (request_irq(MVME16x_IRQ_TIMER, mvme16x_timer_int, IRQF_TIMER, "timer", NULL)) panic ("Couldn't register timer int"); + out_be32(PCCTCNT1, 0); + out_be32(PCCTCMP1, PCC_TIMER_CYCLES); + out_8(PCCTOVR1, PCCTOVR1_OVR_CLR | PCCTOVR1_TIC_EN | PCCTOVR1_COC_EN); + out_8(PCCTIC1, PCCTIC1_INT_EN | PCCTIC1_INT_CLR | PCCTIC1_INT_LEVEL); + clocksource_register_hz(&mvme16x_clk, PCC_TIMER_CLOCK_FREQ); if (brdno == 0x0162 || brdno == 0x172) -- 2.26.2