Received: by 2002:a05:6a10:9848:0:0:0:0 with SMTP id x8csp4284944pxf; Tue, 30 Mar 2021 04:09:49 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxnc5KJARHJ4tU/Cg1wxQ9w9IPw76E5QF6JbzIRjNgydvudj9LcweRrPYSDfXlqMn0ecF+B X-Received: by 2002:a17:907:37a:: with SMTP id rs26mr32511233ejb.336.1617102589110; Tue, 30 Mar 2021 04:09:49 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1617102589; cv=none; d=google.com; s=arc-20160816; b=FzrfSri08yXIN5pS6YshsZg4bQxNgtypzLZ1p7wWorwr8p1VTmKZiVBOdGuZhGfPF+ /8al/PdJVZBA1CAJwmaNsRWyObcpKOJvbphDEPT6FcSX+MobKTYLf67EUKO72gG1e+28 D7I1f7Fri5A+S/n7us4kTZrCORLf/mG1Li80Up0VJ64Chcue/sF25JCwQ8Ls9JMYuc1l DrG2FoemUiH//dC/VEV9gKaTjD7ywnciR4uTBlIXjsDXsJKdGTTL90JLuwgOFGaZrbie fh4k2kqdn6Mhd7D2D8hoyHK0Z3SyqrLBhd71et9vMGjzpKiDj/pK57i8zw7gcE5rH9pM fIjw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:user-agent:in-reply-to:content-disposition :mime-version:references:message-id:subject:cc:to:from:date; bh=trqL4trFj0jjXGtbSBoqFXu8ZKLbiKR++Qsiz/rswbM=; b=hIipi487rk6aEw/WMV408/rLWXroLxZfLu3WGBPJjRAQhRoQHAemAXVt233/qD5P7p Tlz9+EV2lUOGJk5vpDVe4sF1TIC5glw4QboFR02nkwtS/9UWLsSOGFQTA5nTf0ESkpTX 1M5zHO9b11RAY67l+B53YcpQmzNcPYbWA4pw8LTzCfU0cHgZS6wAXJFuCrqPDZ0XfAPh i85TPqCpKKPik+vTvahDsMyXDUydBH8QvZsD5o0rJAPTJYlAAguBtWiqj0Rg5/ARyDAD jEbmxh+DTe4UMov5RsakobrOW7yEwp7hdBuJ7mHsQr+rXr/Fcdfk50YGQ4E8x8UZ+1zp EBPQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id ly21si15038732ejb.128.2021.03.30.04.09.26; Tue, 30 Mar 2021 04:09:49 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231743AbhC3LGS (ORCPT + 99 others); Tue, 30 Mar 2021 07:06:18 -0400 Received: from foss.arm.com ([217.140.110.172]:57604 "EHLO foss.arm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S231812AbhC3LFx (ORCPT ); Tue, 30 Mar 2021 07:05:53 -0400 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 9DD921FB; Tue, 30 Mar 2021 04:05:52 -0700 (PDT) Received: from lpieralisi (e121166-lin.cambridge.arm.com [10.1.196.255]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id 817723F694; Tue, 30 Mar 2021 04:05:51 -0700 (PDT) Date: Tue, 30 Mar 2021 12:05:46 +0100 From: Lorenzo Pieralisi To: Marc Zyngier Cc: Lecopzer Chen , linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, tglx@linutronix.de, lecopzer@gmail.com, yj.chiang@mediatek.com, Julien Thierry Subject: Re: [PATCH] irqchip/gic-v3: Fix IPRIORITYR can't perform byte operations in GIC-600 Message-ID: <20210330110546.GA24881@lpieralisi> References: <20210330100619.24747-1-lecopzer.chen@mediatek.com> <87o8f1q6c6.wl-maz@kernel.org> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <87o8f1q6c6.wl-maz@kernel.org> User-Agent: Mutt/1.9.4 (2018-02-28) Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Tue, Mar 30, 2021 at 11:33:13AM +0100, Marc Zyngier wrote: > [+Lorenzo, +Julien on an actual email address] > > On Tue, 30 Mar 2021 11:06:19 +0100, > Lecopzer Chen wrote: > > > > When pseudo-NMI enabled, register_nmi() set priority of specific IRQ > > by byte ops, and this doesn't work in GIC-600. > > > > We have asked ARM Support [1]: > > > Please refer to following description in > > > "2.1.2 Distributor ACE-Lite slave interface" of GIC-600 TRM for > > > the GIC600 ACE-lite slave interface supported sizes: > > > "The GIC-600 only accepts single beat accesses of the sizes for > > > each register that are shown in the Programmers model, > > > see Chapter 4 Programmer's model on page 4-102. > > > All other accesses are rejected and given either an > > > OKAY or SLVERR response that is based on the GICT_ERR0CTLR.UE bit.". > > > > Thus the register needs to be written by double word operation and > > the step will be: read 32bit, set byte and write it back. > > > > [1] https://services.arm.com/support/s/case/5003t00001L4Pba > > You do realise that this link: > > - is unusable for most people as it is behind a registration interface > - discloses confidential information to other people > > I strongly suggest you stop posting such links. > > > > > Signed-off-by: Lecopzer Chen > > --- > > drivers/irqchip/irq-gic-v3.c | 13 ++++++++++++- > > 1 file changed, 12 insertions(+), 1 deletion(-) > > > > diff --git a/drivers/irqchip/irq-gic-v3.c b/drivers/irqchip/irq-gic-v3.c > > index eb0ee356a629..cfc5a6ad30dc 100644 > > --- a/drivers/irqchip/irq-gic-v3.c > > +++ b/drivers/irqchip/irq-gic-v3.c > > @@ -440,10 +440,21 @@ static void gic_irq_set_prio(struct irq_data *d, u8 prio) > > { > > void __iomem *base = gic_dist_base(d); > > u32 offset, index; > > + u32 val, prio_offset_mask, prio_offset_shift; > > > > offset = convert_offset_index(d, GICD_IPRIORITYR, &index); > > > > - writeb_relaxed(prio, base + offset + index); > > + /* > > + * GIC-600 memory mapping register doesn't support byte opteration, > > + * thus read 32-bits from register, set bytes and wtire back to it. > > + */ > > + prio_offset_shift = (index & 0x3) * 8; > > + prio_offset_mask = GENMASK(prio_offset_shift + 7, prio_offset_shift); > > + index &= ~0x3; > > + val = readl_relaxed(base + offset + index); > > + val &= ~prio_offset_mask; > > + val |= prio << prio_offset_shift; > > + writel_relaxed(val, base + offset + index); > > } > > > > static u32 gic_get_ppi_index(struct irq_data *d) > > From the architecture spec: > > > 11.1.3 GIC memory-mapped register access > > In any system, access to the following registers must be supported: > > [...] > * Byte accesses to: > - GICD_IPRIORITYR. > - GICD_ITARGETSR. > - GICD_SPENDSGIR. > - GICD_CPENDSGIR. > - GICR_IPRIORITYR. > > > So if GIC600 doesn't follow this architectural requirement, this is a > HW erratum, and I want an actual description of the HW issue together > with an erratum number. > > Lorenzo, can you please investigate on your side? Sure - I will look into it and report back. Thanks, Lorenzo