Received: by 2002:a05:6a10:9848:0:0:0:0 with SMTP id x8csp237316pxf; Wed, 31 Mar 2021 23:04:05 -0700 (PDT) X-Google-Smtp-Source: ABdhPJz5GhB1VaVB+HNPtivwhJCw2VMpeELCvltQvnwIKpZN1sgU/ZAgCwxJkvIw7GVsm3bBLLlo X-Received: by 2002:a17:906:b7d5:: with SMTP id fy21mr7464113ejb.153.1617257045022; Wed, 31 Mar 2021 23:04:05 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1617257045; cv=none; d=google.com; s=arc-20160816; b=0gS/6cfgpfAhjKL+CM00pJ5EDCxUI22MXce8mjnagLI/f02EZQ6z65oGOj6R1gvE2D 0TvWxW+TVnaC9SHA3UEThwSJc30AQG7G04s3ZoELEEar5SojZLqxOWFxAR+Dn6zgxbOf aIF+DoWV5I1UutJPk13c5vuiSlzukhJF1mBUPT4N6T2NtX3jsVXvDXVztYggUIxg9iME eSjTLeuxMVPFFnsiiAvgCIVCGPaVnPAKAa9X5aj0mIfALRuTMZw25EOms69DB6W6mLBe C2H0lEZqhmslWQIIytdrddEWGNOw+/ftfUt1KNQC2JyzOp0mDn0zY9EoLVjj5lHsKWvm lBfg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:to:from :dkim-signature; bh=GpnIpJRKR8YVkqmVpaGdSvOnyOEqskwKr4L6q3eaylA=; b=urfJV8I2Iue2bJsX2vXCF/8Us2IVmdQBuo5hr2jf/3qqMUqMpi45jqoQuFg2R+gTRu c+Nm72AQWb66W10ZgqP1o5jo5NUqHfzEphyIQaUe39/fLTN375bJkuH208718Dg/bnKT Z4oejG8Pf4wzFrKJ0am1BmGdBHMWFaxJZiIevqJgmko/iwbWHvaAuVpfNDSLSiukeXuR UNQbInwSZGRf+t10BLodIrRnLkeBevZ0F1WcjeE0fUEpD3x9paQ51rLW8/ivKLtyHqgA 5kTjkrpbeBpHBgCokIiHeXo3NSfpcZCQevJLtMnIq+aw82npNSDzcpnvf7A/VSXXmEux OboA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@sifive.com header.s=google header.b=jT6Haqa5; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id p11si3409661ejg.105.2021.03.31.23.03.42; Wed, 31 Mar 2021 23:04:05 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@sifive.com header.s=google header.b=jT6Haqa5; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233434AbhDAGBT (ORCPT + 99 others); Thu, 1 Apr 2021 02:01:19 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:49052 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S233351AbhDAGBF (ORCPT ); Thu, 1 Apr 2021 02:01:05 -0400 Received: from mail-pj1-x1035.google.com (mail-pj1-x1035.google.com [IPv6:2607:f8b0:4864:20::1035]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id A5FA9C06178A for ; Wed, 31 Mar 2021 23:01:05 -0700 (PDT) Received: by mail-pj1-x1035.google.com with SMTP id w8so568114pjf.4 for ; Wed, 31 Mar 2021 23:01:05 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=sifive.com; s=google; h=from:to:subject:date:message-id:in-reply-to:references:mime-version :content-transfer-encoding; bh=GpnIpJRKR8YVkqmVpaGdSvOnyOEqskwKr4L6q3eaylA=; b=jT6Haqa51bUP9dayQuFMVbVDUzAPBplG+LPKKoKA1yURkZAENCVcZbmZMN2sAhlXgB W+YuNnelqR0IsbmSvAJ9oWldln5Nhhyp9gk2HhtAfnhHE9NWBmcizewfH8MiBjT6nmAS /+oU0EUGf82+J6oXj9/F3YdqKX2mPtbJL5ZTHoga4Q877X+xCO9jMUgFQvffEOKH2tD2 mjjJUzfubd1MYikRsehmvbH5tK6ks2KNAHZs4BjMMqPprESrT19OjzQyqjHTBg5iLRJ0 CZiwc76gZIVYk+6Apmk4DPunfsMBOPU3Efxp3JmtF+qVVgmV8DZxKHv27s8XjlgcuRba hWfg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=GpnIpJRKR8YVkqmVpaGdSvOnyOEqskwKr4L6q3eaylA=; b=M8/C522qvRFFw0Fg7FW+wBxl6Qm6wkxKYht0GGjqtGpx3hUyN8n/wJ1ih7C3osTAuW TT5yOmKyL0gUU1/7N+cMXkUS7BH3rFxuDI7NZb98hfNd3TS6dsfs9uC0kjntTUoSPrWb LAGY5bHfZcnibtvkcD4twsFmZ12gNgC8o59p6J9VJTIQ2Upc1muOcYp+ILOYkaBT/WZd BPnN6igbs9VUbc6A74W0SuENo4yrJiCCGFeUjFAyHVEzTs0jB0dCcVUywa04HJUuZ+Ty mtvFbjdPyLxIaCRJSmtns8NcQWfVcVoleYQWCu22NgnmrOFblpWJaTdaDx5gi6saiIrB oF1w== X-Gm-Message-State: AOAM533sMemTGncRDPROgfBPaEJnTUYgwGTJfZljuTJUztd3QdPyPpVf xXnc3jAl5YnX8gdjlPgqQjuXmQ== X-Received: by 2002:a17:902:9a06:b029:e6:9241:2779 with SMTP id v6-20020a1709029a06b02900e692412779mr6391875plp.24.1617256865185; Wed, 31 Mar 2021 23:01:05 -0700 (PDT) Received: from hsinchu02.internal.sifive.com (114-34-229-221.HINET-IP.hinet.net. [114.34.229.221]) by smtp.gmail.com with ESMTPSA id a6sm4037328pfc.61.2021.03.31.23.01.01 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 31 Mar 2021 23:01:04 -0700 (PDT) From: Greentime Hu To: greentime.hu@sifive.com, paul.walmsley@sifive.com, hes@sifive.com, erik.danie@sifive.com, zong.li@sifive.com, bhelgaas@google.com, robh+dt@kernel.org, aou@eecs.berkeley.edu, mturquette@baylibre.com, sboyd@kernel.org, lorenzo.pieralisi@arm.com, p.zabel@pengutronix.de, alex.dewar90@gmail.com, khilman@baylibre.com, hayashi.kunihiko@socionext.com, vidyas@nvidia.com, jh80.chung@samsung.com, linux-pci@vger.kernel.org, devicetree@vger.kernel.org, linux-riscv@lists.infradead.org, linux-kernel@vger.kernel.org, linux-clk@vger.kernel.org, helgaas@kernel.org Subject: [PATCH v4 1/6] clk: sifive: Add pcie_aux clock in prci driver for PCIe driver Date: Thu, 1 Apr 2021 14:00:49 +0800 Message-Id: <20210401060054.40788-2-greentime.hu@sifive.com> X-Mailer: git-send-email 2.30.2 In-Reply-To: <20210401060054.40788-1-greentime.hu@sifive.com> References: <20210401060054.40788-1-greentime.hu@sifive.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org We add pcie_aux clock in this patch so that pcie driver can use clk_prepare_enable() and clk_disable_unprepare() to enable and disable pcie_aux clock. Signed-off-by: Greentime Hu Acked-by: Stephen Boyd --- drivers/clk/sifive/fu740-prci.c | 11 +++++ drivers/clk/sifive/fu740-prci.h | 2 +- drivers/clk/sifive/sifive-prci.c | 41 +++++++++++++++++++ drivers/clk/sifive/sifive-prci.h | 9 ++++ include/dt-bindings/clock/sifive-fu740-prci.h | 1 + 5 files changed, 63 insertions(+), 1 deletion(-) diff --git a/drivers/clk/sifive/fu740-prci.c b/drivers/clk/sifive/fu740-prci.c index 764d1097aa51..53f6e00a03b9 100644 --- a/drivers/clk/sifive/fu740-prci.c +++ b/drivers/clk/sifive/fu740-prci.c @@ -72,6 +72,12 @@ static const struct clk_ops sifive_fu740_prci_hfpclkplldiv_clk_ops = { .recalc_rate = sifive_prci_hfpclkplldiv_recalc_rate, }; +static const struct clk_ops sifive_fu740_prci_pcie_aux_clk_ops = { + .enable = sifive_prci_pcie_aux_clock_enable, + .disable = sifive_prci_pcie_aux_clock_disable, + .is_enabled = sifive_prci_pcie_aux_clock_is_enabled, +}; + /* List of clock controls provided by the PRCI */ struct __prci_clock __prci_init_clocks_fu740[] = { [PRCI_CLK_COREPLL] = { @@ -120,4 +126,9 @@ struct __prci_clock __prci_init_clocks_fu740[] = { .parent_name = "hfpclkpll", .ops = &sifive_fu740_prci_hfpclkplldiv_clk_ops, }, + [PRCI_CLK_PCIE_AUX] = { + .name = "pcie_aux", + .parent_name = "hfclk", + .ops = &sifive_fu740_prci_pcie_aux_clk_ops, + }, }; diff --git a/drivers/clk/sifive/fu740-prci.h b/drivers/clk/sifive/fu740-prci.h index 13ef971f7764..511a0bf7ba2b 100644 --- a/drivers/clk/sifive/fu740-prci.h +++ b/drivers/clk/sifive/fu740-prci.h @@ -9,7 +9,7 @@ #include "sifive-prci.h" -#define NUM_CLOCK_FU740 8 +#define NUM_CLOCK_FU740 9 extern struct __prci_clock __prci_init_clocks_fu740[NUM_CLOCK_FU740]; diff --git a/drivers/clk/sifive/sifive-prci.c b/drivers/clk/sifive/sifive-prci.c index c78b042750e2..8fdba5da2902 100644 --- a/drivers/clk/sifive/sifive-prci.c +++ b/drivers/clk/sifive/sifive-prci.c @@ -448,6 +448,47 @@ void sifive_prci_hfpclkpllsel_use_hfpclkpll(struct __prci_data *pd) r = __prci_readl(pd, PRCI_HFPCLKPLLSEL_OFFSET); /* barrier */ } +/* PCIE AUX clock APIs for enable, disable. */ +int sifive_prci_pcie_aux_clock_is_enabled(struct clk_hw *hw) +{ + struct __prci_clock *pc = clk_hw_to_prci_clock(hw); + struct __prci_data *pd = pc->pd; + u32 r; + + r = __prci_readl(pd, PRCI_PCIE_AUX_OFFSET); + + if (r & PRCI_PCIE_AUX_EN_MASK) + return 1; + else + return 0; +} + +int sifive_prci_pcie_aux_clock_enable(struct clk_hw *hw) +{ + struct __prci_clock *pc = clk_hw_to_prci_clock(hw); + struct __prci_data *pd = pc->pd; + u32 r __maybe_unused; + + if (sifive_prci_pcie_aux_clock_is_enabled(hw)) + return 0; + + __prci_writel(1, PRCI_PCIE_AUX_OFFSET, pd); + r = __prci_readl(pd, PRCI_PCIE_AUX_OFFSET); /* barrier */ + + return 0; +} + +void sifive_prci_pcie_aux_clock_disable(struct clk_hw *hw) +{ + struct __prci_clock *pc = clk_hw_to_prci_clock(hw); + struct __prci_data *pd = pc->pd; + u32 r __maybe_unused; + + __prci_writel(0, PRCI_PCIE_AUX_OFFSET, pd); + r = __prci_readl(pd, PRCI_PCIE_AUX_OFFSET); /* barrier */ + +} + /** * __prci_register_clocks() - register clock controls in the PRCI * @dev: Linux struct device diff --git a/drivers/clk/sifive/sifive-prci.h b/drivers/clk/sifive/sifive-prci.h index dbdbd1722688..022c67cf053c 100644 --- a/drivers/clk/sifive/sifive-prci.h +++ b/drivers/clk/sifive/sifive-prci.h @@ -67,6 +67,11 @@ #define PRCI_DDRPLLCFG1_CKE_SHIFT 31 #define PRCI_DDRPLLCFG1_CKE_MASK (0x1 << PRCI_DDRPLLCFG1_CKE_SHIFT) +/* PCIEAUX */ +#define PRCI_PCIE_AUX_OFFSET 0x14 +#define PRCI_PCIE_AUX_EN_SHIFT 0 +#define PRCI_PCIE_AUX_EN_MASK (0x1 << PRCI_PCIE_AUX_EN_SHIFT) + /* GEMGXLPLLCFG0 */ #define PRCI_GEMGXLPLLCFG0_OFFSET 0x1c #define PRCI_GEMGXLPLLCFG0_DIVR_SHIFT 0 @@ -296,4 +301,8 @@ unsigned long sifive_prci_tlclksel_recalc_rate(struct clk_hw *hw, unsigned long sifive_prci_hfpclkplldiv_recalc_rate(struct clk_hw *hw, unsigned long parent_rate); +int sifive_prci_pcie_aux_clock_is_enabled(struct clk_hw *hw); +int sifive_prci_pcie_aux_clock_enable(struct clk_hw *hw); +void sifive_prci_pcie_aux_clock_disable(struct clk_hw *hw); + #endif /* __SIFIVE_CLK_SIFIVE_PRCI_H */ diff --git a/include/dt-bindings/clock/sifive-fu740-prci.h b/include/dt-bindings/clock/sifive-fu740-prci.h index cd7706ea5677..7899b7fee7db 100644 --- a/include/dt-bindings/clock/sifive-fu740-prci.h +++ b/include/dt-bindings/clock/sifive-fu740-prci.h @@ -19,5 +19,6 @@ #define PRCI_CLK_CLTXPLL 5 #define PRCI_CLK_TLCLK 6 #define PRCI_CLK_PCLK 7 +#define PRCI_CLK_PCIE_AUX 8 #endif /* __DT_BINDINGS_CLOCK_SIFIVE_FU740_PRCI_H */ -- 2.30.2