Received: by 2002:a05:6a10:9848:0:0:0:0 with SMTP id x8csp237469pxf; Wed, 31 Mar 2021 23:04:16 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyUwp4q1VZyJbbjLpweAnao+ijE/r4+CD5Rq44K+JpRNV3MRWJ5ikKCNF0GPRrzzpIqudMQ X-Received: by 2002:a17:906:414e:: with SMTP id l14mr7206443ejk.406.1617257056641; Wed, 31 Mar 2021 23:04:16 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1617257056; cv=none; d=google.com; s=arc-20160816; b=kjpNQlhCnEEAn2AaUFZkhgSQ0d6CBLgJoyo1sj41OoVrljoO0yxa1r96wDL6e/8XLg 8kVMCibfO701jvVn1+YV+qWPe9trIkXQaj7ovJ6LPvxCIoDEl4vt3SPrLIoeye1gki/5 Ukl84p7GVxHCxDM133YFsfMWXjP3JmDcEyaJ0KTQ/2gdnIpfuX0lvS5ASnGa2QguaEAs l2TIRHNjkQutoC/zpuWaRPI1x2CDZqmAHQgk+lhPXGpJEMx/66k70WMpdrcuDTTJhuV0 5tIs13LEdAiSuJNy6ZNe4eUt5QtMS+f6YbEFRyDjOBhn8YJ3gQxL+hm85g+NXrJSREDd jD2g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:to:from :dkim-signature; bh=N3Ofv7Rek7cgGq9uaGjBnpEgWWaqpn6QcKrofIPEUwg=; b=lT4pPE5+2Q1Bmb4/oYlF4Y0FZ+mrAQbexJGsoCEh3c2LhqSXnb6J56FWeE++Cs2ZeS q7xOUbDiKQix26CM8kdFJYvi1rj29ECyqemVpabb1t7aIg0u3o4pxhEw2tUKNSpkSJsx /JjigQOVwdNQJGkEKnDE8U1GgMR8EokOqrQ/bJkHiOrr4/6R5W+6w1DUHxxKE4bFxkwl /Xl1YDygn4RALgQUJbeuYkh6ghcgwQbJPLepnbsEp6+n+koeUbN8v5xlPCEb1F8Xy75P J3WlrziDEgIsPPWDKsYXtjsibO/tYJ79YL35yibDLZ8aoj9yaBzw+09mtO5FPxenPBU4 jm+w== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@sifive.com header.s=google header.b=khgPA2tQ; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id cw1si3656910edb.412.2021.03.31.23.03.54; Wed, 31 Mar 2021 23:04:16 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@sifive.com header.s=google header.b=khgPA2tQ; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233450AbhDAGBp (ORCPT + 99 others); Thu, 1 Apr 2021 02:01:45 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:49076 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S233102AbhDAGBK (ORCPT ); Thu, 1 Apr 2021 02:01:10 -0400 Received: from mail-pl1-x633.google.com (mail-pl1-x633.google.com [IPv6:2607:f8b0:4864:20::633]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 7CB6EC06178A for ; Wed, 31 Mar 2021 23:01:09 -0700 (PDT) Received: by mail-pl1-x633.google.com with SMTP id e14so481475plj.2 for ; Wed, 31 Mar 2021 23:01:09 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=sifive.com; s=google; h=from:to:subject:date:message-id:in-reply-to:references:mime-version :content-transfer-encoding; bh=N3Ofv7Rek7cgGq9uaGjBnpEgWWaqpn6QcKrofIPEUwg=; b=khgPA2tQj0XBl2pjmoT1nQKH2acgI+DuwZDuMbLf2uyMrCQKpwXFRC2bkp5RSvE4bR dpj/jj1FSTaErZYHck9AuCc7U9cjMBG0NCw4eJrFCQGkDoIx6ApYpcsY8wG6iuq5KKF4 arNMGBm/Kc412mQ8pwCeZ3dJ6uJO0a7FiVG7ZLKpEsubvuwA560wW6Vsl6LbV/3nav0k /37SBRMn8mdwx7h46HewEDJOdO0Wx5ENT1UW2PI2VMihHUpecdzQvMU4MF2h4F6T00vR V5DRlHfr2hcROXKGeVqExb6aASusihjhKxlKnJNTycdj6UO2FzMt28303zUN4d+A84vf HNZg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=N3Ofv7Rek7cgGq9uaGjBnpEgWWaqpn6QcKrofIPEUwg=; b=Q2qJP6ZfPOHmS2IzDeExwUZxydMet2Kesjk0KKJmM/DR9/GHdpBEpUf2LoQu+Ose2o GrBeK3gNZXsC1mZ1ND1CHozmWDgSxLHVLvo5YzhZW8k3SaWToq4AQifVRZISARajEIkP DQPuS9bIz8pHRO9tHwQ2gIH5FttBjImcq0L0SG0CvVTTtyoz91i2x7tT5Yg1dMOtIn8g knxNP/lubsNNPWMbDCmfF73ZOpFz+xNYGI4A50IPPu45EJqEm+YjkrmpIYV/LWfNCMvs qhEbEUN+OvD7k1r8qKWU2errJW8DcUB8YXZ+ajIJVKwkYWieSQPv4q/oVJA69sVJ+yru 4l4A== X-Gm-Message-State: AOAM533ZmaOEQYjJnsJ/ri1CfK1GEm7S8wAHpo5Bt50IR698xm1qFyVo drIRlRKyYZp21s19IkcU9pysWg== X-Received: by 2002:a17:90a:2e0d:: with SMTP id q13mr7467523pjd.225.1617256869026; Wed, 31 Mar 2021 23:01:09 -0700 (PDT) Received: from hsinchu02.internal.sifive.com (114-34-229-221.HINET-IP.hinet.net. [114.34.229.221]) by smtp.gmail.com with ESMTPSA id a6sm4037328pfc.61.2021.03.31.23.01.05 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 31 Mar 2021 23:01:08 -0700 (PDT) From: Greentime Hu To: greentime.hu@sifive.com, paul.walmsley@sifive.com, hes@sifive.com, erik.danie@sifive.com, zong.li@sifive.com, bhelgaas@google.com, robh+dt@kernel.org, aou@eecs.berkeley.edu, mturquette@baylibre.com, sboyd@kernel.org, lorenzo.pieralisi@arm.com, p.zabel@pengutronix.de, alex.dewar90@gmail.com, khilman@baylibre.com, hayashi.kunihiko@socionext.com, vidyas@nvidia.com, jh80.chung@samsung.com, linux-pci@vger.kernel.org, devicetree@vger.kernel.org, linux-riscv@lists.infradead.org, linux-kernel@vger.kernel.org, linux-clk@vger.kernel.org, helgaas@kernel.org Subject: [PATCH v4 2/6] clk: sifive: Use reset-simple in prci driver for PCIe driver Date: Thu, 1 Apr 2021 14:00:50 +0800 Message-Id: <20210401060054.40788-3-greentime.hu@sifive.com> X-Mailer: git-send-email 2.30.2 In-Reply-To: <20210401060054.40788-1-greentime.hu@sifive.com> References: <20210401060054.40788-1-greentime.hu@sifive.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org We use reset-simple in this patch so that pcie driver can use devm_reset_control_get() to get this reset data structure and use reset_control_deassert() to deassert pcie_power_up_rst_n. Signed-off-by: Greentime Hu Reviewed-by: Philipp Zabel Acked-by: Stephen Boyd --- drivers/clk/sifive/Kconfig | 2 ++ drivers/clk/sifive/sifive-prci.c | 13 +++++++++++++ drivers/clk/sifive/sifive-prci.h | 4 ++++ drivers/reset/Kconfig | 1 + 4 files changed, 20 insertions(+) diff --git a/drivers/clk/sifive/Kconfig b/drivers/clk/sifive/Kconfig index 1c14eb20c066..9132c3c4aa86 100644 --- a/drivers/clk/sifive/Kconfig +++ b/drivers/clk/sifive/Kconfig @@ -10,6 +10,8 @@ if CLK_SIFIVE config CLK_SIFIVE_PRCI bool "PRCI driver for SiFive SoCs" + select RESET_CONTROLLER + select RESET_SIMPLE select CLK_ANALOGBITS_WRPLL_CLN28HPC help Supports the Power Reset Clock interface (PRCI) IP block found in diff --git a/drivers/clk/sifive/sifive-prci.c b/drivers/clk/sifive/sifive-prci.c index 8fdba5da2902..0704fddba6b9 100644 --- a/drivers/clk/sifive/sifive-prci.c +++ b/drivers/clk/sifive/sifive-prci.c @@ -583,6 +583,19 @@ static int sifive_prci_probe(struct platform_device *pdev) if (IS_ERR(pd->va)) return PTR_ERR(pd->va); + pd->reset.rcdev.owner = THIS_MODULE; + pd->reset.rcdev.nr_resets = PRCI_RST_NR; + pd->reset.rcdev.ops = &reset_simple_ops; + pd->reset.rcdev.of_node = pdev->dev.of_node; + pd->reset.active_low = true; + pd->reset.membase = pd->va + PRCI_DEVICESRESETREG_OFFSET; + spin_lock_init(&pd->reset.lock); + + r = devm_reset_controller_register(&pdev->dev, &pd->reset.rcdev); + if (r) { + dev_err(dev, "could not register reset controller: %d\n", r); + return r; + } r = __prci_register_clocks(dev, pd, desc); if (r) { dev_err(dev, "could not register clocks: %d\n", r); diff --git a/drivers/clk/sifive/sifive-prci.h b/drivers/clk/sifive/sifive-prci.h index 022c67cf053c..91658a88af4e 100644 --- a/drivers/clk/sifive/sifive-prci.h +++ b/drivers/clk/sifive/sifive-prci.h @@ -11,6 +11,7 @@ #include #include +#include #include /* @@ -121,6 +122,8 @@ #define PRCI_DEVICESRESETREG_CHIPLINK_RST_N_MASK \ (0x1 << PRCI_DEVICESRESETREG_CHIPLINK_RST_N_SHIFT) +#define PRCI_RST_NR 7 + /* CLKMUXSTATUSREG */ #define PRCI_CLKMUXSTATUSREG_OFFSET 0x2c #define PRCI_CLKMUXSTATUSREG_TLCLKSEL_STATUS_SHIFT 1 @@ -221,6 +224,7 @@ */ struct __prci_data { void __iomem *va; + struct reset_simple_data reset; struct clk_hw_onecell_data hw_clks; }; diff --git a/drivers/reset/Kconfig b/drivers/reset/Kconfig index 71ab75a46491..d0f5d0afc240 100644 --- a/drivers/reset/Kconfig +++ b/drivers/reset/Kconfig @@ -187,6 +187,7 @@ config RESET_SIMPLE - RCC reset controller in STM32 MCUs - Allwinner SoCs - ZTE's zx2967 family + - SiFive FU740 SoCs config RESET_STM32MP157 bool "STM32MP157 Reset Driver" if COMPILE_TEST -- 2.30.2