Received: by 2002:a05:6a10:9848:0:0:0:0 with SMTP id x8csp239030pxf; Wed, 31 Mar 2021 23:07:00 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxq9pkXsWPt5DoogAys+1NFlPX2LPQ1qPxTnzRDTgZ6BGOuqMq/OALGZFBq2XLaYsy3dTa5 X-Received: by 2002:a05:6402:26ce:: with SMTP id x14mr7871413edd.359.1617257220401; Wed, 31 Mar 2021 23:07:00 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1617257220; cv=none; d=google.com; s=arc-20160816; b=0kIRy4F0wS6g5CW43SeTy3PsSVpbMQ1VkM9aLNDnAu92SQiExpMfK1q3rGHTJlCSly iWh1oCEfZSYQs3+k82cWJlQxYV5gL3ncUYzSRzhdZ/QNXKiPpHjU/08DsHITJqJZzrdC SJx6FbUR/zLNxlvjJjPIeQFtNNeQoid10flbUxMqVPaiH0joA2VtH50rWMgijXRWWIBc JOHF9/FwMDvlLnP749fJqVka2oFSbnPBioiOC7gnwV2a7Wxy4MmbrEdpnZBsMOLoC/Vh CP/+3/EjPlLZzV086H1Aqisl1QHVp2eryW4kwZm2VKHcQOWtuJddtyUg+TO9Xuf8jMnf GqHg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=bJDxiGn0zb+AtBhh3GrH3c02J/dSNj0T0Os6e9JU2HI=; b=b2OuZAUfdJUNxrY39LH+p3tcAJZpain73rFS0ga8TFKC/pi7tlvJv3x/AGZjwZHeEU BMInxqti3qyf4Ozphn9dDSHgoDYbLfbMC3/kvxHndgHzAiy7B1qL/F1nACS+kiH8r3ba awpfN2pmaO9Aa1VCFtmF7glOLL2haHbVEtXvHcwCbl1She3Wb482NGZyPA7WM66NhXsd mEYfO5AMqLxLR/MY8f7LwrN78KTPm3szacOoCf+bZSEgvvClo4+JMi5izvkwakOAyOtm lFUHzs8NAa57aUWBjR5v18s8x+SS6yx0lJoSGERo9NsG3Ki8s61tmbjwfcqP5nyAQZds 7fOQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@sifive.com header.s=google header.b=fADFrw70; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id a5si3333619ejj.325.2021.03.31.23.06.38; Wed, 31 Mar 2021 23:07:00 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@sifive.com header.s=google header.b=fADFrw70; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233576AbhDAGCD (ORCPT + 99 others); Thu, 1 Apr 2021 02:02:03 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:49162 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S233465AbhDAGBZ (ORCPT ); Thu, 1 Apr 2021 02:01:25 -0400 Received: from mail-pf1-x42f.google.com (mail-pf1-x42f.google.com [IPv6:2607:f8b0:4864:20::42f]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 2EF46C0613E6 for ; Wed, 31 Mar 2021 23:01:25 -0700 (PDT) Received: by mail-pf1-x42f.google.com with SMTP id x26so693337pfn.0 for ; Wed, 31 Mar 2021 23:01:25 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=sifive.com; s=google; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=bJDxiGn0zb+AtBhh3GrH3c02J/dSNj0T0Os6e9JU2HI=; b=fADFrw70kQ6R9GVUIqdKks1e5hHtR47gSn2Ei7hYKbBt0gKF8Uk2eLlfFRlEMYW3Rg NS2s5c+CnMsJcIUytKnOsifC4Ycy3o1qIPAaSN9vuopXuPr7jhL8WzWNTYX4PTYjLdz9 8Lm9b++bZYs77iQ1TZO0C/QeTxhUuwZCJe42bOZbYTb2yTyw3jw+F1gvCTwnJbpr2Tq+ MLsDvkEvqFI1nJlOyuZS0DhDo6t8BLOGwHcMluY47uYrfvKkvVBkXC/qNiA7vD7tLgZY UpwNq8Nez8+FbI9uXByFHPPZmdPzq8+YpX7d+0jNS49ok9S63UtuLTuB/7pll8cSY/PH jEqA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=bJDxiGn0zb+AtBhh3GrH3c02J/dSNj0T0Os6e9JU2HI=; b=mc8mbWL1sBbjPkVJcXDBxK5epaRM0NaWQYZvqFk2Q7ETXEOB6fOSgGWaAnr3WYpk5j OsIyonpJYY/hsLIRmmGvi265jjVPHR8MVSPb9wypwga5GwbxIHoufPlEHZI7NRagSE8Z R74OIBdbPgjXKSACw6MO9XwHccKCMgghALRfReQ5JiU80rCuv8xWqyYbh9SMOThmaCyf KKOJDB/VNACzJsPtDKF7Rb/XNx1ACddKt75GusQ3UvYjx75OZn7sJev34mNPAPGNxbBB BiVjdiigTvuaBq1IdAmQHk7B0eG059QfwFoEjhamghHZquGf+hpjN9kPJWNgC+WYwqx3 a3dg== X-Gm-Message-State: AOAM533nBG55xf0WY1tyQ5qIOkf9Pk0zHWYbGOK0mCgVRMLsy+QCqOBj ronpTV/VLE6sQFIxn79MuemfXA== X-Received: by 2002:a62:4e57:0:b029:203:93bc:3cb with SMTP id c84-20020a624e570000b029020393bc03cbmr6022563pfb.56.1617256884685; Wed, 31 Mar 2021 23:01:24 -0700 (PDT) Received: from hsinchu02.internal.sifive.com (114-34-229-221.HINET-IP.hinet.net. [114.34.229.221]) by smtp.gmail.com with ESMTPSA id a6sm4037328pfc.61.2021.03.31.23.01.20 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 31 Mar 2021 23:01:24 -0700 (PDT) From: Greentime Hu To: greentime.hu@sifive.com, paul.walmsley@sifive.com, hes@sifive.com, erik.danie@sifive.com, zong.li@sifive.com, bhelgaas@google.com, robh+dt@kernel.org, aou@eecs.berkeley.edu, mturquette@baylibre.com, sboyd@kernel.org, lorenzo.pieralisi@arm.com, p.zabel@pengutronix.de, alex.dewar90@gmail.com, khilman@baylibre.com, hayashi.kunihiko@socionext.com, vidyas@nvidia.com, jh80.chung@samsung.com, linux-pci@vger.kernel.org, devicetree@vger.kernel.org, linux-riscv@lists.infradead.org, linux-kernel@vger.kernel.org, linux-clk@vger.kernel.org, helgaas@kernel.org Cc: Palmer Dabbelt Subject: [PATCH v4 6/6] riscv: dts: Add PCIe support for the SiFive FU740-C000 SoC Date: Thu, 1 Apr 2021 14:00:54 +0800 Message-Id: <20210401060054.40788-7-greentime.hu@sifive.com> X-Mailer: git-send-email 2.30.2 In-Reply-To: <20210401060054.40788-1-greentime.hu@sifive.com> References: <20210401060054.40788-1-greentime.hu@sifive.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Signed-off-by: Greentime Hu Acked-by: Palmer Dabbelt --- arch/riscv/boot/dts/sifive/fu740-c000.dtsi | 33 ++++++++++++++++++++++ 1 file changed, 33 insertions(+) diff --git a/arch/riscv/boot/dts/sifive/fu740-c000.dtsi b/arch/riscv/boot/dts/sifive/fu740-c000.dtsi index d1bb22b11920..b2317c8e3a80 100644 --- a/arch/riscv/boot/dts/sifive/fu740-c000.dtsi +++ b/arch/riscv/boot/dts/sifive/fu740-c000.dtsi @@ -158,6 +158,7 @@ prci: clock-controller@10000000 { reg = <0x0 0x10000000 0x0 0x1000>; clocks = <&hfclk>, <&rtcclk>; #clock-cells = <1>; + #reset-cells = <1>; }; uart0: serial@10010000 { compatible = "sifive,fu740-c000-uart", "sifive,uart0"; @@ -288,5 +289,37 @@ gpio: gpio@10060000 { clocks = <&prci PRCI_CLK_PCLK>; status = "disabled"; }; + pcie@e00000000 { + compatible = "sifive,fu740-pcie"; + #address-cells = <3>; + #size-cells = <2>; + #interrupt-cells = <1>; + reg = <0xe 0x00000000 0x0 0x80000000>, + <0xd 0xf0000000 0x0 0x10000000>, + <0x0 0x100d0000 0x0 0x1000>; + reg-names = "dbi", "config", "mgmt"; + device_type = "pci"; + dma-coherent; + bus-range = <0x0 0xff>; + ranges = <0x81000000 0x0 0x60080000 0x0 0x60080000 0x0 0x10000>, /* I/O */ + <0x82000000 0x0 0x60090000 0x0 0x60090000 0x0 0xff70000>, /* mem */ + <0x82000000 0x0 0x70000000 0x0 0x70000000 0x0 0x1000000>, /* mem */ + <0xc3000000 0x20 0x00000000 0x20 0x00000000 0x20 0x00000000>; /* mem prefetchable */ + num-lanes = <0x8>; + interrupts = <56>, <57>, <58>, <59>, <60>, <61>, <62>, <63>, <64>; + interrupt-names = "msi", "inta", "intb", "intc", "intd"; + interrupt-parent = <&plic0>; + interrupt-map-mask = <0x0 0x0 0x0 0x7>; + interrupt-map = <0x0 0x0 0x0 0x1 &plic0 57>, + <0x0 0x0 0x0 0x2 &plic0 58>, + <0x0 0x0 0x0 0x3 &plic0 59>, + <0x0 0x0 0x0 0x4 &plic0 60>; + clock-names = "pcie_aux"; + clocks = <&prci PRCI_CLK_PCIE_AUX>; + pwren-gpios = <&gpio 5 0>; + reset-gpios = <&gpio 8 0>; + resets = <&prci 4>; + status = "okay"; + }; }; }; -- 2.30.2