Received: by 2002:a05:6a10:9848:0:0:0:0 with SMTP id x8csp693580pxf; Thu, 1 Apr 2021 11:04:38 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzXqDR/MfaRKkfiEIn9iBWG/VWSCQrm1+Pnez9TSXsiOKEqSCbo9pYamT7+RmyLr0URu85M X-Received: by 2002:a6b:6618:: with SMTP id a24mr7786734ioc.100.1617300278589; Thu, 01 Apr 2021 11:04:38 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1617300278; cv=none; d=google.com; s=arc-20160816; b=RjyoCsuG9aMjRem/cLKEf3hJUvJicmCPA6zpCDHO/u6NNxoIA2fhYl7gaesfNW38ZA BqX+0r7aHQFTdzfZ9b92mApZMwL5quVHFYYP8j13z1Ufkv1FMdK3RZlca1CC6Ex3ddCy YnAoO/nJ5qMkqz4T8cce+kAUvah7rv5M99aqRcZHRilocj2GCASoeFpkpgbU5ea9lJhQ 9GGPVdm8rHjADoxAwZ2DoNS/eWXT2XPxJDub4IYFbG7xWcM5GykbQw/Mz5fbqzQ6kegS GjC939z9zfc6yo5wl5MYxWGZE1wmcEd1CYS8Spu5a8WOktcuLFDs5AUcjye2G2fFCe+g GAAA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:content-language :in-reply-to:mime-version:user-agent:date:message-id:from:references :cc:to:subject:dkim-signature; bh=yzoc7dlOuPc3fxpeVRBd2xxNN+g9BpN8EdGoYo9aWVE=; b=G79GaFV0D1FJZHUS+OKlGeUC5Hk2e24xKv6vJaykagL2sb2VCxEqM7vca8YLS2KxTz yblnfpFm36oiGmx9wrztks3OGX63TLIXA5SdPAam89EEJusWWc6N0fcTw+7qXEAgNXnk 4E9KXZh1fQB09evNdJYZgcI7NamR2756Q8SwlfFTeG/7ZBdjbSSyXzrCJscE8H5zWgHo OaL2daG/NaqD40hr/z129e4d6VbtB25pDm+qpI3+iRmJodlG36oHo0G/1fIkKIrPPNUd PLPZVYkoGWjfirjYfedc/6DEeIyrcLslWJyqz8tPPIpO7QHjS3f/BLzcshSsUeyoNre2 EIOw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=m5QiDBDo; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id o20si5485852iow.56.2021.04.01.11.04.24; Thu, 01 Apr 2021 11:04:38 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=m5QiDBDo; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S236512AbhDASCc (ORCPT + 99 others); Thu, 1 Apr 2021 14:02:32 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:59568 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S236840AbhDARre (ORCPT ); Thu, 1 Apr 2021 13:47:34 -0400 Received: from mail-io1-xd33.google.com (mail-io1-xd33.google.com [IPv6:2607:f8b0:4864:20::d33]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 4AA0CC061222 for ; Thu, 1 Apr 2021 05:26:25 -0700 (PDT) Received: by mail-io1-xd33.google.com with SMTP id j26so1962705iog.13 for ; Thu, 01 Apr 2021 05:26:25 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=subject:to:cc:references:from:message-id:date:user-agent :mime-version:in-reply-to:content-language:content-transfer-encoding; bh=yzoc7dlOuPc3fxpeVRBd2xxNN+g9BpN8EdGoYo9aWVE=; b=m5QiDBDooUfCNqfYQlVTwxVtvLK54ia5tZo6Wys7ChLrzR/J9dXdq7Pexaq2BrjoVV bz09dEbLFywRSzfY3pWZnETz3jE/J1OpCQ0y2UvAg9cPwQPdZ9sCCyQIMzv6qzeQspij gRmUY2LoFzHD29EWn0vUjYOEsd6KlWw17JzhLQEWPHXOrXlUa0fx8epVjIj069gYGUH9 QrSPV9b7mKtSWkQX0PClaYqdNSuOb5HwyVB3YtPRIuj3z7HEcLH2C2eoMEOuT0ZAPpXw prdzXQ+vyGc1khcnnotPCu1aoM6ejtTVjokiJ7nVSZ319txyAyZNeWgZbFCqRU2NGXh0 AYVw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:subject:to:cc:references:from:message-id:date :user-agent:mime-version:in-reply-to:content-language :content-transfer-encoding; bh=yzoc7dlOuPc3fxpeVRBd2xxNN+g9BpN8EdGoYo9aWVE=; b=a/OIGboNdjVsngCSRw+uBKSpMxuxYQu+4NmWZ10M9XCzMjyIcM/HOVLHuW6jStcK5Q 1eI2ul5a/rjWWeuR4dTC62eZGaK+zbdFOCj3FHkFO0NNLFoTDH6+3fK++zv++vB6JBMg ugapIjRDB001VG2kUVcKGIk1wv9xNCR5dPtKM+f3xGyxqGnSobVMelCJ9w37AJwS8XD8 NCDOPDT+l578gV2aYo+nFgeitq+M/za4sK9ic0BQaq9FMUIvqtr8SsOTHZtIGezCknLN e4OwvuC2VNdxn/XguonYGPETcXrWWEbrofI81B18deTLle1Qu8G3FrW0eDh9xfi7xcCl 7L4A== X-Gm-Message-State: AOAM531JmNnjhcsHEjTOoacglCZV1D8CXy5Y9v4QpaAFgtq25V+1N4Ed 85+EWoMY/ZFsHN/MPORGUgNlaa4dj7SxpgsA X-Received: by 2002:a5d:9807:: with SMTP id a7mr6644491iol.7.1617279984396; Thu, 01 Apr 2021 05:26:24 -0700 (PDT) Received: from [172.22.22.4] (c-73-185-129-58.hsd1.mn.comcast.net. [73.185.129.58]) by smtp.googlemail.com with ESMTPSA id w2sm132030iot.29.2021.04.01.05.26.23 (version=TLS1_3 cipher=TLS_AES_128_GCM_SHA256 bits=128/128); Thu, 01 Apr 2021 05:26:23 -0700 (PDT) Subject: Re: [PATCH] interconnect: qcom: sm8350: Use the correct ids To: Georgi Djakov , djakov@kernel.org, vkoul@kernel.org Cc: bjorn.andersson@linaro.org, linux-arm-msm@vger.kernel.org, linux-pm@vger.kernel.org, linux-kernel@vger.kernel.org References: <20210401094334.28871-1-georgi.djakov@linaro.org> From: Alex Elder Message-ID: Date: Thu, 1 Apr 2021 07:26:23 -0500 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:78.0) Gecko/20100101 Thunderbird/78.7.1 MIME-Version: 1.0 In-Reply-To: <20210401094334.28871-1-georgi.djakov@linaro.org> Content-Type: text/plain; charset=utf-8; format=flowed Content-Language: en-US Content-Transfer-Encoding: 7bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 4/1/21 4:43 AM, Georgi Djakov wrote: > For creating an array with the members for each NoC, we should be using > a local indexes, as otherwise unnecessary large arrays would be created. > Using an incorrect indexes will also result error for the consumers when > they try to find a valid path between the endpoints. Let's fix this and > use the correct ids. > > Reported-by: Alex Elder > Signed-off-by: Georgi Djakov Looks good to me. Acked-by: Alex Elder > --- > drivers/interconnect/qcom/sm8350.c | 80 +++++++++++++++--------------- > 1 file changed, 40 insertions(+), 40 deletions(-) > > diff --git a/drivers/interconnect/qcom/sm8350.c b/drivers/interconnect/qcom/sm8350.c > index f3aab02b8678..01202989a5b2 100644 > --- a/drivers/interconnect/qcom/sm8350.c > +++ b/drivers/interconnect/qcom/sm8350.c > @@ -228,20 +228,20 @@ static struct qcom_icc_bcm *aggre2_noc_bcms[] = { > }; > > static struct qcom_icc_node *aggre2_noc_nodes[] = { > - [SM8350_MASTER_QDSS_BAM] = &qhm_qdss_bam, > - [SM8350_MASTER_QUP_0] = &qhm_qup0, > - [SM8350_MASTER_QUP_2] = &qhm_qup2, > - [SM8350_MASTER_A2NOC_CFG] = &qnm_a2noc_cfg, > - [SM8350_MASTER_CRYPTO] = &qxm_crypto, > - [SM8350_MASTER_IPA] = &qxm_ipa, > - [SM8350_MASTER_PCIE_0] = &xm_pcie3_0, > - [SM8350_MASTER_PCIE_1] = &xm_pcie3_1, > - [SM8350_MASTER_QDSS_ETR] = &xm_qdss_etr, > - [SM8350_MASTER_SDCC_2] = &xm_sdc2, > - [SM8350_MASTER_UFS_CARD] = &xm_ufs_card, > - [SM8350_SLAVE_A2NOC_SNOC] = &qns_a2noc_snoc, > - [SM8350_SLAVE_ANOC_PCIE_GEM_NOC] = &qns_pcie_mem_noc, > - [SM8350_SLAVE_SERVICE_A2NOC] = &srvc_aggre2_noc, > + [MASTER_QDSS_BAM] = &qhm_qdss_bam, > + [MASTER_QUP_0] = &qhm_qup0, > + [MASTER_QUP_2] = &qhm_qup2, > + [MASTER_A2NOC_CFG] = &qnm_a2noc_cfg, > + [MASTER_CRYPTO] = &qxm_crypto, > + [MASTER_IPA] = &qxm_ipa, > + [MASTER_PCIE_0] = &xm_pcie3_0, > + [MASTER_PCIE_1] = &xm_pcie3_1, > + [MASTER_QDSS_ETR] = &xm_qdss_etr, > + [MASTER_SDCC_2] = &xm_sdc2, > + [MASTER_UFS_CARD] = &xm_ufs_card, > + [SLAVE_A2NOC_SNOC] = &qns_a2noc_snoc, > + [SLAVE_ANOC_PCIE_GEM_NOC] = &qns_pcie_mem_noc, > + [SLAVE_SERVICE_A2NOC] = &srvc_aggre2_noc, > }; > > static struct qcom_icc_desc sm8350_aggre2_noc = { > @@ -414,10 +414,10 @@ static struct qcom_icc_bcm *mc_virt_bcms[] = { > }; > > static struct qcom_icc_node *mc_virt_nodes[] = { > - [SM8350_MASTER_LLCC] = &llcc_mc, > - [SM8350_SLAVE_EBI1] = &ebi, > - [SM8350_MASTER_LLCC_DISP] = &llcc_mc_disp, > - [SM8350_SLAVE_EBI1_DISP] = &ebi_disp, > + [MASTER_LLCC] = &llcc_mc, > + [SLAVE_EBI1] = &ebi, > + [MASTER_LLCC_DISP] = &llcc_mc_disp, > + [SLAVE_EBI1_DISP] = &ebi_disp, > }; > > static struct qcom_icc_desc sm8350_mc_virt = { > @@ -439,24 +439,24 @@ static struct qcom_icc_bcm *mmss_noc_bcms[] = { > }; > > static struct qcom_icc_node *mmss_noc_nodes[] = { > - [SM8350_MASTER_CAMNOC_HF] = &qnm_camnoc_hf, > - [SM8350_MASTER_CAMNOC_ICP] = &qnm_camnoc_icp, > - [SM8350_MASTER_CAMNOC_SF] = &qnm_camnoc_sf, > - [SM8350_MASTER_CNOC_MNOC_CFG] = &qnm_mnoc_cfg, > - [SM8350_MASTER_VIDEO_P0] = &qnm_video0, > - [SM8350_MASTER_VIDEO_P1] = &qnm_video1, > - [SM8350_MASTER_VIDEO_PROC] = &qnm_video_cvp, > - [SM8350_MASTER_MDP0] = &qxm_mdp0, > - [SM8350_MASTER_MDP1] = &qxm_mdp1, > - [SM8350_MASTER_ROTATOR] = &qxm_rot, > - [SM8350_SLAVE_MNOC_HF_MEM_NOC] = &qns_mem_noc_hf, > - [SM8350_SLAVE_MNOC_SF_MEM_NOC] = &qns_mem_noc_sf, > - [SM8350_SLAVE_SERVICE_MNOC] = &srvc_mnoc, > - [SM8350_MASTER_MDP0_DISP] = &qxm_mdp0_disp, > - [SM8350_MASTER_MDP1_DISP] = &qxm_mdp1_disp, > - [SM8350_MASTER_ROTATOR_DISP] = &qxm_rot_disp, > - [SM8350_SLAVE_MNOC_HF_MEM_NOC_DISP] = &qns_mem_noc_hf_disp, > - [SM8350_SLAVE_MNOC_SF_MEM_NOC_DISP] = &qns_mem_noc_sf_disp, > + [MASTER_CAMNOC_HF] = &qnm_camnoc_hf, > + [MASTER_CAMNOC_ICP] = &qnm_camnoc_icp, > + [MASTER_CAMNOC_SF] = &qnm_camnoc_sf, > + [MASTER_CNOC_MNOC_CFG] = &qnm_mnoc_cfg, > + [MASTER_VIDEO_P0] = &qnm_video0, > + [MASTER_VIDEO_P1] = &qnm_video1, > + [MASTER_VIDEO_PROC] = &qnm_video_cvp, > + [MASTER_MDP0] = &qxm_mdp0, > + [MASTER_MDP1] = &qxm_mdp1, > + [MASTER_ROTATOR] = &qxm_rot, > + [SLAVE_MNOC_HF_MEM_NOC] = &qns_mem_noc_hf, > + [SLAVE_MNOC_SF_MEM_NOC] = &qns_mem_noc_sf, > + [SLAVE_SERVICE_MNOC] = &srvc_mnoc, > + [MASTER_MDP0_DISP] = &qxm_mdp0_disp, > + [MASTER_MDP1_DISP] = &qxm_mdp1_disp, > + [MASTER_ROTATOR_DISP] = &qxm_rot_disp, > + [SLAVE_MNOC_HF_MEM_NOC_DISP] = &qns_mem_noc_hf_disp, > + [SLAVE_MNOC_SF_MEM_NOC_DISP] = &qns_mem_noc_sf_disp, > }; > > static struct qcom_icc_desc sm8350_mmss_noc = { > @@ -472,10 +472,10 @@ static struct qcom_icc_bcm *nsp_noc_bcms[] = { > }; > > static struct qcom_icc_node *nsp_noc_nodes[] = { > - [SM8350_MASTER_CDSP_NOC_CFG] = &qhm_nsp_noc_config, > - [SM8350_MASTER_CDSP_PROC] = &qxm_nsp, > - [SM8350_SLAVE_CDSP_MEM_NOC] = &qns_nsp_gemnoc, > - [SM8350_SLAVE_SERVICE_NSP_NOC] = &service_nsp_noc, > + [MASTER_CDSP_NOC_CFG] = &qhm_nsp_noc_config, > + [MASTER_CDSP_PROC] = &qxm_nsp, > + [SLAVE_CDSP_MEM_NOC] = &qns_nsp_gemnoc, > + [SLAVE_SERVICE_NSP_NOC] = &service_nsp_noc, > }; > > static struct qcom_icc_desc sm8350_compute_noc = { >