Received: by 2002:a05:6a10:9848:0:0:0:0 with SMTP id x8csp836905pxf; Thu, 1 Apr 2021 15:12:44 -0700 (PDT) X-Google-Smtp-Source: ABdhPJy9sNWtQEHJMrT/AjYUnX+NR6xrGuG5L20XvIeixKDaL0pCBu9EeNof9fSn6DooTEtfYUEZ X-Received: by 2002:a17:906:af6f:: with SMTP id os15mr11471693ejb.279.1617315163904; Thu, 01 Apr 2021 15:12:43 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1617315163; cv=none; d=google.com; s=arc-20160816; b=LRxIaNDZTCHx/aDXFpWUfgwc3L1JyLzuQrrhNrorBRQBN3mEwob3GFbp3cIx7e7kuH i1zActm7YKQi5uh/CgpBaF0T2gdgc5JnIfFRKiv7uytUkoR1yj7o65HmjvBmowd0RE3t UZSVMULHBdf19ozYqjSdBuVe5a6OcrCuNQsvkZSYEZXoFIH0wZPPqrfI0VeQIJhMX/gw ShNcMkpwKcgRg7lDTaYrxN52JdltqWATOxVTbyg4zHIzUoeRbQ4J3ORa1NCyRZQpEe/h 64W1DHD7y4evEMuQWRUZlrE1a6vrt6Llx3u1ezhO78BMFU7fL4+0c3diweGMivr41Rae UpOA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :ironport-sdr:ironport-sdr; bh=e6YcQARfMVf6fFrR8fU8+LoQhrDBOpQ7O/pjGm5J6NU=; b=VEXGHeyLw18T+BjZCyscEc+I4AmgVD2drPuZUxL6XpcEv7JLf4rG5uTvkhdD9JrM0D hhaX/HPH/req8hWq04RBjRb498nxxvcrqAtQH7rHdESJbnJYApRGwDfClwOFMmehTOb9 1SYoLyhWoYKp5UrcM7bQJckVwQ3IaXuz2BOY6wlyxj6mGPtFmPhB79c30XQlCLCvqJsA I4uuynixYNeeRnbJvvxJ4rvhzUqRxreHGOkRtSBh06GxPmESxTVu+ZqU564DgR7uA6YW 2oF2ftUxCyp2q8EXx2lM73fnHFYv0gW7uWkoU71FFhZJWdBHLwbVpzHxYzZE3dXO0Yoy VMhg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id hq7si5222326ejc.300.2021.04.01.15.12.20; Thu, 01 Apr 2021 15:12:43 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234884AbhDAWLe (ORCPT + 99 others); Thu, 1 Apr 2021 18:11:34 -0400 Received: from mga11.intel.com ([192.55.52.93]:34674 "EHLO mga11.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S233803AbhDAWLV (ORCPT ); Thu, 1 Apr 2021 18:11:21 -0400 IronPort-SDR: D/sLIm1Ui5ZAMJNrns5PkwTDwqPaFd+AKdf4ob0kPsjMnss9iqniKp3foN/3yrqg2ro3QBRkLr 6NbMjqV02jYg== X-IronPort-AV: E=McAfee;i="6000,8403,9941"; a="189084518" X-IronPort-AV: E=Sophos;i="5.81,296,1610438400"; d="scan'208";a="189084518" Received: from fmsmga001.fm.intel.com ([10.253.24.23]) by fmsmga102.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 01 Apr 2021 15:11:20 -0700 IronPort-SDR: g1Ir270A5dk0Fj6JspCEYrJWpnUqAoVgIqbTSbyMASPwsemuprg04ttm10Pv0jCDGo9rh7yS0l TkQuX/16PxWA== X-IronPort-AV: E=Sophos;i="5.81,296,1610438400"; d="scan'208";a="517513848" Received: from yyu32-desk.sc.intel.com ([143.183.136.146]) by fmsmga001-auth.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 01 Apr 2021 15:11:20 -0700 From: Yu-cheng Yu To: x86@kernel.org, "H. Peter Anvin" , Thomas Gleixner , Ingo Molnar , linux-kernel@vger.kernel.org, linux-doc@vger.kernel.org, linux-mm@kvack.org, linux-arch@vger.kernel.org, linux-api@vger.kernel.org, Arnd Bergmann , Andy Lutomirski , Balbir Singh , Borislav Petkov , Cyrill Gorcunov , Dave Hansen , Eugene Syromiatnikov , Florian Weimer , "H.J. Lu" , Jann Horn , Jonathan Corbet , Kees Cook , Mike Kravetz , Nadav Amit , Oleg Nesterov , Pavel Machek , Peter Zijlstra , Randy Dunlap , "Ravi V. Shankar" , Vedvyas Shanbhogue , Dave Martin , Weijiang Yang , Pengfei Xu , Haitao Huang Cc: Yu-cheng Yu Subject: [PATCH v24 03/30] x86/cpufeatures: Add CET CPU feature flags for Control-flow Enforcement Technology (CET) Date: Thu, 1 Apr 2021 15:10:37 -0700 Message-Id: <20210401221104.31584-4-yu-cheng.yu@intel.com> X-Mailer: git-send-email 2.21.0 In-Reply-To: <20210401221104.31584-1-yu-cheng.yu@intel.com> References: <20210401221104.31584-1-yu-cheng.yu@intel.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add CPU feature flags for Control-flow Enforcement Technology (CET). CPUID.(EAX=7,ECX=0):ECX[bit 7] Shadow stack CPUID.(EAX=7,ECX=0):EDX[bit 20] Indirect Branch Tracking Signed-off-by: Yu-cheng Yu Cc: Kees Cook --- v24: - Update for splitting CONFIG_X86_CET to CONFIG_X86_SHADOW_STACK and CONFIG_X86_IBT. - Move DISABLE_IBT definition to the IBT series. arch/x86/include/asm/cpufeatures.h | 2 ++ arch/x86/include/asm/disabled-features.h | 8 +++++++- arch/x86/kernel/cpu/cpuid-deps.c | 2 ++ 3 files changed, 11 insertions(+), 1 deletion(-) diff --git a/arch/x86/include/asm/cpufeatures.h b/arch/x86/include/asm/cpufeatures.h index cc96e26d69f7..bf861fc89fef 100644 --- a/arch/x86/include/asm/cpufeatures.h +++ b/arch/x86/include/asm/cpufeatures.h @@ -345,6 +345,7 @@ #define X86_FEATURE_OSPKE (16*32+ 4) /* OS Protection Keys Enable */ #define X86_FEATURE_WAITPKG (16*32+ 5) /* UMONITOR/UMWAIT/TPAUSE Instructions */ #define X86_FEATURE_AVX512_VBMI2 (16*32+ 6) /* Additional AVX512 Vector Bit Manipulation Instructions */ +#define X86_FEATURE_SHSTK (16*32+ 7) /* Shadow Stack */ #define X86_FEATURE_GFNI (16*32+ 8) /* Galois Field New Instructions */ #define X86_FEATURE_VAES (16*32+ 9) /* Vector AES */ #define X86_FEATURE_VPCLMULQDQ (16*32+10) /* Carry-Less Multiplication Double Quadword */ @@ -377,6 +378,7 @@ #define X86_FEATURE_TSXLDTRK (18*32+16) /* TSX Suspend Load Address Tracking */ #define X86_FEATURE_PCONFIG (18*32+18) /* Intel PCONFIG */ #define X86_FEATURE_ARCH_LBR (18*32+19) /* Intel ARCH LBR */ +#define X86_FEATURE_IBT (18*32+20) /* Indirect Branch Tracking */ #define X86_FEATURE_AVX512_FP16 (18*32+23) /* AVX512 FP16 */ #define X86_FEATURE_SPEC_CTRL (18*32+26) /* "" Speculation Control (IBRS + IBPB) */ #define X86_FEATURE_INTEL_STIBP (18*32+27) /* "" Single Thread Indirect Branch Predictors */ diff --git a/arch/x86/include/asm/disabled-features.h b/arch/x86/include/asm/disabled-features.h index b7dd944dc867..e5c6ed9373e8 100644 --- a/arch/x86/include/asm/disabled-features.h +++ b/arch/x86/include/asm/disabled-features.h @@ -68,6 +68,12 @@ # define DISABLE_SGX (1 << (X86_FEATURE_SGX & 31)) #endif +#ifdef CONFIG_X86_SHADOW_STACK +#define DISABLE_SHSTK 0 +#else +#define DISABLE_SHSTK (1 << (X86_FEATURE_SHSTK & 31)) +#endif + /* * Make sure to add features to the correct mask */ @@ -88,7 +94,7 @@ #define DISABLED_MASK14 0 #define DISABLED_MASK15 0 #define DISABLED_MASK16 (DISABLE_PKU|DISABLE_OSPKE|DISABLE_LA57|DISABLE_UMIP| \ - DISABLE_ENQCMD) + DISABLE_ENQCMD|DISABLE_SHSTK) #define DISABLED_MASK17 0 #define DISABLED_MASK18 0 #define DISABLED_MASK19 0 diff --git a/arch/x86/kernel/cpu/cpuid-deps.c b/arch/x86/kernel/cpu/cpuid-deps.c index 42af31b64c2c..52d9a682a0e6 100644 --- a/arch/x86/kernel/cpu/cpuid-deps.c +++ b/arch/x86/kernel/cpu/cpuid-deps.c @@ -72,6 +72,8 @@ static const struct cpuid_dep cpuid_deps[] = { { X86_FEATURE_AVX512_FP16, X86_FEATURE_AVX512BW }, { X86_FEATURE_ENQCMD, X86_FEATURE_XSAVES }, { X86_FEATURE_PER_THREAD_MBA, X86_FEATURE_MBA }, + { X86_FEATURE_SHSTK, X86_FEATURE_XSAVES }, + { X86_FEATURE_IBT, X86_FEATURE_XSAVES }, {} }; -- 2.21.0