Received: by 2002:a05:6a10:9848:0:0:0:0 with SMTP id x8csp3670846pxf; Mon, 5 Apr 2021 19:25:20 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyTDmD4B3CfH6NTyBb8XYHMBeavlrQU7cgNsEpVXFBEmm8lHJ4nK3gtCNcEH6i0L94qDaGT X-Received: by 2002:aa7:dcc7:: with SMTP id w7mr34303195edu.255.1617675920685; Mon, 05 Apr 2021 19:25:20 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1617675920; cv=none; d=google.com; s=arc-20160816; b=d4VCw56rjPbF5Wc/rxtpaUXQCodk7de6ydwQ5cKvN4i+bbvmXkiFz3XTglYIet+fxh D6EC7WL2alCxTwYLq1pta2Jef/ZQv7SzskCIu01c0mfoMxa2lfBL+/KQ5T2Su9g1sOpg xLioqhaHMsbj1cLzyD/VRqZ8QB286cf8gTlKJd0zFWZMk8RaBFxVIDg10Pzj6fH6N3Ni /WTP8U58aCXN9gt91jQoqo492s01cBe/g5XeQjDIhEM9lz4nU+lUCD4/ww8TCXYgnN/J ICsb3EGDuSU//KNKkq12zFZzAUZiQ2vA6XAFj9PQIyfqL0HbBNrwdzigeF4nyNzbHjUe BLoQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=aQr29F71dAPlol0Xo4RB+2hQeZKOdQCL8LegL+e+zmc=; b=aIVJxbbJGcmsVL1a8y1oJpCFSpSerC2dDI4pb2QwiaeZ1+QKz/mpnxYG3TxLaHJYBs lm8D7psODNlSmI+krlqg13Px9eQWA29fqIq4YWmvCVpw3+vLa/HYyBxGoOk1i4/Hfker YSzxCZPw3zC3LyikDQ5FGY807pROPJJFBdzzaWhtmKnD4OWh1lqLae6eOhL2/hR1UTIM dqk9/fgpY6bim7ikR4TCwpbfzuIESReRPxsqSf0FfVa5gVrLc1unC9W5oIMDOrf7/cOc bq/+6goB8ScnkzdRD2/iqRqUreLpQB3u7cXhLul8SNHjayb9aNTelrV2khf/4A6Q5PGm UiXA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=frEqV7kb; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id g24si14580273ejw.478.2021.04.05.19.24.57; Mon, 05 Apr 2021 19:25:20 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=frEqV7kb; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S239284AbhDEQGv (ORCPT + 99 others); Mon, 5 Apr 2021 12:06:51 -0400 Received: from mail.kernel.org ([198.145.29.99]:57626 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S239112AbhDEQFa (ORCPT ); Mon, 5 Apr 2021 12:05:30 -0400 Received: by mail.kernel.org (Postfix) with ESMTPSA id C9318613D7; Mon, 5 Apr 2021 16:05:21 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1617638722; bh=VwyTyc1eI318qj0z3bpjXi4ZkjQ7OVSzfFptGPlngNM=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=frEqV7kb/GvIMdA7zT+tlhsCxj6LFfbGwtV+U13KPNOpWwer8UCekD6mZeVAtiw5m YCrVDGyORbZWSwvb+XuSJ0gxIaFUExbzUeW7xk5+UpXtpN9S9e6L7Bzn8mfHqL9aTd KihhliFV8Jq25zsm1TIe2ruOrc7Ed5Usd3nLyzUQCRxZF2y4mT/ebntueMgJG2Cfvx ausgwOteYxVxjqFfwjdbOWBGSCHhpyHcnOnEOtFX7hErySVvdT90oKDQCY9jzpSJWb 6zsBPHLa/jEfCXivhNlwGDrFJ1osSlTNmIsKVinUiP7YxDh1JVoaL2J3P/+GRIMQGr LqKrhKqIld3ZQ== From: Sasha Levin To: linux-kernel@vger.kernel.org, stable@vger.kernel.org Cc: Dmitry Osipenko , Thierry Reding , Sasha Levin , dri-devel@lists.freedesktop.org, linux-tegra@vger.kernel.org Subject: [PATCH AUTOSEL 4.19 5/8] drm/tegra: dc: Don't set PLL clock to 0Hz Date: Mon, 5 Apr 2021 12:05:12 -0400 Message-Id: <20210405160515.269020-5-sashal@kernel.org> X-Mailer: git-send-email 2.30.2 In-Reply-To: <20210405160515.269020-1-sashal@kernel.org> References: <20210405160515.269020-1-sashal@kernel.org> MIME-Version: 1.0 X-stable: review X-Patchwork-Hint: Ignore Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Dmitry Osipenko [ Upstream commit f8fb97c915954fc6de6513cdf277103b5c6df7b3 ] RGB output doesn't allow to change parent clock rate of the display and PCLK rate is set to 0Hz in this case. The tegra_dc_commit_state() shall not set the display clock to 0Hz since this change propagates to the parent clock. The DISP clock is defined as a NODIV clock by the tegra-clk driver and all NODIV clocks use the CLK_SET_RATE_PARENT flag. This bug stayed unnoticed because by default PLLP is used as the parent clock for the display controller and PLLP silently skips the erroneous 0Hz rate changes because it always has active child clocks that don't permit rate changes. The PLLP isn't acceptable for some devices that we want to upstream (like Samsung Galaxy Tab and ASUS TF700T) due to a display panel clock rate requirements that can't be fulfilled by using PLLP and then the bug pops up in this case since parent clock is set to 0Hz, killing the display output. Don't touch DC clock if pclk=0 in order to fix the problem. Signed-off-by: Dmitry Osipenko Signed-off-by: Thierry Reding Signed-off-by: Sasha Levin --- drivers/gpu/drm/tegra/dc.c | 10 +++++----- 1 file changed, 5 insertions(+), 5 deletions(-) diff --git a/drivers/gpu/drm/tegra/dc.c b/drivers/gpu/drm/tegra/dc.c index 965088afcfad..03adb4cf325b 100644 --- a/drivers/gpu/drm/tegra/dc.c +++ b/drivers/gpu/drm/tegra/dc.c @@ -1670,6 +1670,11 @@ static void tegra_dc_commit_state(struct tegra_dc *dc, dev_err(dc->dev, "failed to set clock rate to %lu Hz\n", state->pclk); + + err = clk_set_rate(dc->clk, state->pclk); + if (err < 0) + dev_err(dc->dev, "failed to set clock %pC to %lu Hz: %d\n", + dc->clk, state->pclk, err); } DRM_DEBUG_KMS("rate: %lu, div: %u\n", clk_get_rate(dc->clk), @@ -1680,11 +1685,6 @@ static void tegra_dc_commit_state(struct tegra_dc *dc, value = SHIFT_CLK_DIVIDER(state->div) | PIXEL_CLK_DIVIDER_PCD1; tegra_dc_writel(dc, value, DC_DISP_DISP_CLOCK_CONTROL); } - - err = clk_set_rate(dc->clk, state->pclk); - if (err < 0) - dev_err(dc->dev, "failed to set clock %pC to %lu Hz: %d\n", - dc->clk, state->pclk, err); } static void tegra_dc_stop(struct tegra_dc *dc) -- 2.30.2