Received: by 2002:a05:6a10:9848:0:0:0:0 with SMTP id x8csp1232789pxf; Fri, 9 Apr 2021 03:30:28 -0700 (PDT) X-Google-Smtp-Source: ABdhPJygkhuFrarCs67050TR3gsELXK/w1OTiOkG+YSXG1growjjN+RjvWlqTotTgUrBF4jLrPMu X-Received: by 2002:a17:906:4e13:: with SMTP id z19mr15710864eju.340.1617964227703; Fri, 09 Apr 2021 03:30:27 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1617964227; cv=none; d=google.com; s=arc-20160816; b=O7hZk0NTSkU/nlQ3lr0r6RydA3meLjjzPmaqAd8UL0bwhKFjTvcwRVqtM4X3R78zM/ not7UxSJ/TIk4zebShsVcGmiquoYoWM+POs71XWopaYEVNxhpilIzDBch38daSkL/VV+ PyyzWtUJ39PBAI4kMVSKmSAoPOvmxXrsqVBKMYprhiNeGrjpOhVT32QBo5SkACa72Dhk j9xNPV30KGRsS+L9xr6cBN/wXJXOskwykoE8fwsZWRwVxiS6z7nITO/i5rKMi65BX08a 36qxdpH5zB+FrpaoZdd34F2EuHCHxcSKsHtDWo80C66+wSTYIjmaMjplI+pg8E+N7cnB d7Dw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:robot-unsubscribe :robot-id:message-id:mime-version:references:in-reply-to:cc:subject :to:reply-to:sender:from:dkim-signature:dkim-signature:date; bh=MZrzyngjpZItAgmE1XRwY7Rfm6k70fu/lM9YEiyvbyE=; b=ZnK4yoW7VEUuT+91GwjNuKmG1lx+KJ1y123CxEUHgxxGoChyC0WsoEQfNFbBPXrvzw X2vwnFrwZv5+qAw8Zu0/g9kHyewCEruflJ+WdJ6ToOfvANtHmsSrLPnEocyLmsG78w4D UAcQbC9p57haZo6ZiE8tpJ3/m+RMHQ8dvhw28Qtg3qL2PRxXEI/UsYBwuTp4m9UXr/+V I/TBFQ78M0SHWSM5783W2cpR61e05e3KQ/vJbn9DMSk2BhXuyQUT8T9FhYPGuZZ7jcpK x1cDWxHsjZYdUPFR4eYCFunZ+9Nh6BaHrsjLMdO5bDGOgxJHuLOpEgGSQmWta+ZOKF6F uipQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linutronix.de header.s=2020 header.b=vVJ0UyAl; dkim=neutral (no key) header.i=@linutronix.de header.s=2020e; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=linutronix.de Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id m10si1836202edd.22.2021.04.09.03.30.04; Fri, 09 Apr 2021 03:30:27 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linutronix.de header.s=2020 header.b=vVJ0UyAl; dkim=neutral (no key) header.i=@linutronix.de header.s=2020e; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=linutronix.de Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233799AbhDIK23 (ORCPT + 99 others); Fri, 9 Apr 2021 06:28:29 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:59938 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S233137AbhDIK1o (ORCPT ); Fri, 9 Apr 2021 06:27:44 -0400 Received: from galois.linutronix.de (Galois.linutronix.de [IPv6:2a0a:51c0:0:12e:550::1]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 3E17FC061764; Fri, 9 Apr 2021 03:27:31 -0700 (PDT) Date: Fri, 09 Apr 2021 10:27:28 -0000 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linutronix.de; s=2020; t=1617964048; h=from:from:sender:sender:reply-to:reply-to:subject:subject:date:date: message-id:message-id:to:to:cc:cc:mime-version:mime-version: content-type:content-type: content-transfer-encoding:content-transfer-encoding: in-reply-to:in-reply-to:references:references; bh=MZrzyngjpZItAgmE1XRwY7Rfm6k70fu/lM9YEiyvbyE=; b=vVJ0UyAlxpjfPO+HNh19HTBbbZQVYg6CSfl4klOhwS3vBVO3lX1j7a+D5VlJd1Ardx0gtf /lrCeEG7mAwywZeDZndPIStfeWfwJogJtRGtuIMemPJbwjD2Wz+c0cupkn5MpwucNKidso I8UjGt92Io0O4O5kSHZSYoCTFZUM5sOqjbk9dMaqve0UwF0g8m6jlKwy+FVRGHwdkYgwws t7BxM/1X/X4uwrknC3jrhCovByVcvwekFyrR5QiXqXufNrS4bZiEeZvuzg5eQUpcc9oqLZ BBvriWZ7PaHYU6/qLL8lUSJHMr3nmQs2j66BeJCTuO3H93ky2AOWmkNSYtI7NA== DKIM-Signature: v=1; a=ed25519-sha256; c=relaxed/relaxed; d=linutronix.de; s=2020e; t=1617964048; h=from:from:sender:sender:reply-to:reply-to:subject:subject:date:date: message-id:message-id:to:to:cc:cc:mime-version:mime-version: content-type:content-type: content-transfer-encoding:content-transfer-encoding: in-reply-to:in-reply-to:references:references; bh=MZrzyngjpZItAgmE1XRwY7Rfm6k70fu/lM9YEiyvbyE=; b=Rhyf6wklV+GvwwUJJNRpCDZjwIL3VZtea2AZ9n+yBal7A7OgFj3NjAr00nc19jpdCXrRe+ iCQgBvduW/Y7ouAA== From: "tip-bot2 for Tony Lindgren" Sender: tip-bot2@linutronix.de Reply-to: linux-kernel@vger.kernel.org To: linux-tip-commits@vger.kernel.org Subject: [tip: timers/core] clocksource/drivers/timer-ti-dm: Fix posted mode status check order Cc: Tony Lindgren , Daniel Lezcano , x86@kernel.org, linux-kernel@vger.kernel.org In-Reply-To: <20210304072135.52712-2-tony@atomide.com> References: <20210304072135.52712-2-tony@atomide.com> MIME-Version: 1.0 Message-ID: <161796404824.29796.16232327566063779144.tip-bot2@tip-bot2> Robot-ID: Robot-Unsubscribe: Contact to get blacklisted from these emails Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: 7bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The following commit has been merged into the timers/core branch of tip: Commit-ID: 212709926c5493a566ca4086ad4f4b0d4e66b553 Gitweb: https://git.kernel.org/tip/212709926c5493a566ca4086ad4f4b0d4e66b553 Author: Tony Lindgren AuthorDate: Thu, 04 Mar 2021 09:21:33 +02:00 Committer: Daniel Lezcano CommitterDate: Thu, 08 Apr 2021 13:23:41 +02:00 clocksource/drivers/timer-ti-dm: Fix posted mode status check order When the timer is configured in posted mode, we need to check the write- posted status register (TWPS) before writing to the register. We now check TWPS after the write starting with commit 52762fbd1c47 ("clocksource/drivers/timer-ti-dm: Add clockevent and clocksource support"). For example, in the TRM for am571x the following is documented in chapter "22.2.4.13.1.1 Write Posting Synchronization Mode": "For each register, a status bit is provided in the timer write-posted status (TWPS) register. In this mode, it is mandatory that software check this status bit before any write access. If a write is attempted to a register with a previous access pending, the previous access is discarded without notice." The regression happened when I updated the code to use standard read/write accessors for the driver instead of using __omap_dm_timer_load_start(). We have__omap_dm_timer_load_start() check the TWPS status correctly using __omap_dm_timer_write(). Fixes: 52762fbd1c47 ("clocksource/drivers/timer-ti-dm: Add clockevent and clocksource support") Signed-off-by: Tony Lindgren Signed-off-by: Daniel Lezcano Link: https://lore.kernel.org/r/20210304072135.52712-2-tony@atomide.com --- drivers/clocksource/timer-ti-dm-systimer.c | 12 ++++++------ 1 file changed, 6 insertions(+), 6 deletions(-) diff --git a/drivers/clocksource/timer-ti-dm-systimer.c b/drivers/clocksource/timer-ti-dm-systimer.c index 614c838..3a65434 100644 --- a/drivers/clocksource/timer-ti-dm-systimer.c +++ b/drivers/clocksource/timer-ti-dm-systimer.c @@ -449,13 +449,13 @@ static int dmtimer_set_next_event(unsigned long cycles, struct dmtimer_systimer *t = &clkevt->t; void __iomem *pend = t->base + t->pend; - writel_relaxed(0xffffffff - cycles, t->base + t->counter); while (readl_relaxed(pend) & WP_TCRR) cpu_relax(); + writel_relaxed(0xffffffff - cycles, t->base + t->counter); - writel_relaxed(OMAP_TIMER_CTRL_ST, t->base + t->ctrl); while (readl_relaxed(pend) & WP_TCLR) cpu_relax(); + writel_relaxed(OMAP_TIMER_CTRL_ST, t->base + t->ctrl); return 0; } @@ -490,18 +490,18 @@ static int dmtimer_set_periodic(struct clock_event_device *evt) dmtimer_clockevent_shutdown(evt); /* Looks like we need to first set the load value separately */ - writel_relaxed(clkevt->period, t->base + t->load); while (readl_relaxed(pend) & WP_TLDR) cpu_relax(); + writel_relaxed(clkevt->period, t->base + t->load); - writel_relaxed(clkevt->period, t->base + t->counter); while (readl_relaxed(pend) & WP_TCRR) cpu_relax(); + writel_relaxed(clkevt->period, t->base + t->counter); - writel_relaxed(OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST, - t->base + t->ctrl); while (readl_relaxed(pend) & WP_TCLR) cpu_relax(); + writel_relaxed(OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST, + t->base + t->ctrl); return 0; }