Received: by 2002:a05:6a10:17d3:0:0:0:0 with SMTP id hz19csp1250710pxb; Sun, 11 Apr 2021 12:47:33 -0700 (PDT) X-Google-Smtp-Source: ABdhPJw9yMIiS7PsqDFCGA8NKr/gKwa3xs4jLpTqtBoCy4xtNQWWScPsT/JkkZsLusBYzPFcSaNn X-Received: by 2002:a17:90b:3b4a:: with SMTP id ot10mr4103250pjb.48.1618170453542; Sun, 11 Apr 2021 12:47:33 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1618170453; cv=none; d=google.com; s=arc-20160816; b=u3bsvfov45UA8vBuuQdsTmsuhlMALJpbEjvmhzjcm/wSij1qETDo8dcYKAypPBf2xv AIHBcp28U/XXco5xwm4ZRxWIhwcoZETLieoOpXmc8Er5wTqq9DnwMn7ENaG6j319IBfa 18e1elitvSK3qL6hH8RPrDhpV3GUrx7GlzGnTxuhTHhcAPBmMbEHGEC0mVpckqbhMoGC 6lsqxNfDnaeVjixuyi/qzAIxlV1dq8ufZpjd7iEFlSNXjXWHtBBIXSmHv0T3fHVaAMnf zjaN+hDo3dgTISZqfarFkTgpPfVeKY9Iz6nq+FmGUhFBoxMjjeYK2Espu+Xc1uF5eHXv UI/g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:cc:to:subject:message-id:date:from:in-reply-to :references:mime-version:dkim-signature; bh=jJSH1nH1qe9xY4Moz9qedRRkbZegjukeIMy7lX53poQ=; b=ZdAWNg8a7YInQ2ITb21k2JGdIXEU1j7IIy3C99eYUrygeSQTDSXYIsTDDmJDbavLgI tNcvW9D4nQbrRsTk0fcT3oEPVFhN/dtfetyTdNshvJb7vJKPncXZISXnWK1PJAkKP8IJ tFTJl7jF34cK+dBTg4F7hxZtoHJmYW8iy1csrd7uArtN6M7pjijoxM7xfd32Ok8H3o6e JSkmEPBNfnSgfj/0XizmOMTW0hsj9PdBjRYuU0gq/A3SMWJ2qoUIk55sNYW3mSlRGtba 3wbDLbY/dScVc7Km/zFhzxjdMLKHLsIRKvwPVLUKm7rYRjWVHHP40SSrtY/KVYuosPp2 849w== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=u92ZNmVK; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id i4si9684469pfr.325.2021.04.11.12.47.06; Sun, 11 Apr 2021 12:47:33 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=u92ZNmVK; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S235486AbhDKQve (ORCPT + 99 others); Sun, 11 Apr 2021 12:51:34 -0400 Received: from mail.kernel.org ([198.145.29.99]:55336 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S233514AbhDKQvd (ORCPT ); Sun, 11 Apr 2021 12:51:33 -0400 Received: by mail.kernel.org (Postfix) with ESMTPSA id 06AB2610A8; Sun, 11 Apr 2021 16:51:17 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1618159877; bh=hdSLHeSFPSGynlGflxt+p7hzQD3ysw8VuEPN1TxHROo=; h=References:In-Reply-To:From:Date:Subject:To:Cc:From; b=u92ZNmVK9Okwh6sssywhSfccMkrhyVbN0i1TzFQL6ubJe69Tup7uioO2B9iqMd86R PyZ0nIQIDEDoAUcp4VH3s3x2J9YyjO1zaUEf9DXia28SOTL+AZwrnhWgZObeZK35IP Mworx49ICMEC1ZgjZOImQCDKTztZLllqG/G/tp0f0ABdVW6WKi7ogEnZtNlnYGmPa+ MD6EfRtXCYXjrj3jRMIr4dmsz4f0usPxap0g6auXFA0M/p8yMcdcHUVSzB1kZJoz1R fipLWLnhth24IQWAQi0DnJ53iaGzHPfzM1CfxsJ9DLxzUApTJSn1eIRnqbr7xsq9Gx f15Nu2dLaaTdA== Received: by mail-lf1-f41.google.com with SMTP id e14so4784903lfn.11; Sun, 11 Apr 2021 09:51:16 -0700 (PDT) X-Gm-Message-State: AOAM531xR9iYLoORN5Al/aT6mir0j6YaM4qWplyHc268/ECE4C8dX72l yfSBHPJKAWT+9Z86Mc1fetOTN2i/1DUWEoZY4C0= X-Received: by 2002:ac2:4191:: with SMTP id z17mr5521549lfh.557.1618159875345; Sun, 11 Apr 2021 09:51:15 -0700 (PDT) MIME-Version: 1.0 References: <1617201040-83905-1-git-send-email-guoren@kernel.org> <1617201040-83905-4-git-send-email-guoren@kernel.org> In-Reply-To: From: Guo Ren Date: Mon, 12 Apr 2021 00:51:03 +0800 X-Gmail-Original-Message-ID: Message-ID: Subject: Re: [PATCH v6 3/9] riscv: locks: Introduce ticket-based spinlock implementation To: Guo Ren Cc: linux-riscv , Linux Kernel Mailing List , linux-csky@vger.kernel.org, linux-arch , linuxppc-dev@lists.ozlabs.org, linux-xtensa@linux-xtensa.org, openrisc@lists.librecores.org, sparclinux , Guo Ren , Peter Zijlstra , Anup Patel , Arnd Bergmann Content-Type: text/plain; charset="UTF-8" Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Mon, Apr 12, 2021 at 12:02 AM Guo Ren wrote: > > On Wed, Mar 31, 2021 at 10:32 PM wrote: > > > > From: Guo Ren > > > > This patch introduces a ticket lock implementation for riscv, along the > > same lines as the implementation for arch/arm & arch/csky. > > > > We still use qspinlock as default. > > > > Signed-off-by: Guo Ren > > Cc: Peter Zijlstra > > Cc: Anup Patel > > Cc: Arnd Bergmann > > --- > > arch/riscv/Kconfig | 7 ++- > > arch/riscv/include/asm/spinlock.h | 84 +++++++++++++++++++++++++ > > arch/riscv/include/asm/spinlock_types.h | 17 +++++ > > 3 files changed, 107 insertions(+), 1 deletion(-) > > > > diff --git a/arch/riscv/Kconfig b/arch/riscv/Kconfig > > index 67cc65ba1ea1..34d0276f01d5 100644 > > --- a/arch/riscv/Kconfig > > +++ b/arch/riscv/Kconfig > > @@ -34,7 +34,7 @@ config RISCV > > select ARCH_WANT_FRAME_POINTERS > > select ARCH_WANT_HUGE_PMD_SHARE if 64BIT > > select ARCH_USE_QUEUED_RWLOCKS > > - select ARCH_USE_QUEUED_SPINLOCKS > > + select ARCH_USE_QUEUED_SPINLOCKS if !RISCV_TICKET_LOCK > > select ARCH_USE_QUEUED_SPINLOCKS_XCHG32 > > select CLONE_BACKWARDS > > select CLINT_TIMER if !MMU > > @@ -344,6 +344,11 @@ config NEED_PER_CPU_EMBED_FIRST_CHUNK > > def_bool y > > depends on NUMA > > > > +config RISCV_TICKET_LOCK > > + bool "Ticket-based spin-locking" > > + help > > + Say Y here to use ticket-based spin-locking. > > + > > config RISCV_ISA_C > > bool "Emit compressed instructions when building Linux" > > default y > > diff --git a/arch/riscv/include/asm/spinlock.h b/arch/riscv/include/asm/spinlock.h > > index a557de67a425..90b7eaa950cf 100644 > > --- a/arch/riscv/include/asm/spinlock.h > > +++ b/arch/riscv/include/asm/spinlock.h > > @@ -7,7 +7,91 @@ > > #ifndef _ASM_RISCV_SPINLOCK_H > > #define _ASM_RISCV_SPINLOCK_H > > > > +#ifdef CONFIG_RISCV_TICKET_LOCK > > +#ifdef CONFIG_32BIT > > +#define __ASM_SLLIW "slli\t" > > +#define __ASM_SRLIW "srli\t" > > +#else > > +#define __ASM_SLLIW "slliw\t" > > +#define __ASM_SRLIW "srliw\t" > > +#endif > > + > > +/* > > + * Ticket-based spin-locking. > > + */ > > +static inline void arch_spin_lock(arch_spinlock_t *lock) > > +{ > > + arch_spinlock_t lockval; > > + u32 tmp; > > + > > + asm volatile ( > > + "1: lr.w %0, %2 \n" > > + " mv %1, %0 \n" > > + " addw %0, %0, %3 \n" > > + " sc.w %0, %0, %2 \n" > > + " bnez %0, 1b \n" > > + : "=&r" (tmp), "=&r" (lockval), "+A" (lock->lock) > > + : "r" (1 << TICKET_NEXT) > > + : "memory"); > > + > > + smp_cond_load_acquire(&lock->tickets.owner, > > + VAL == lockval.tickets.next); > It's wrong, blew is fixup: > > diff --git a/arch/csky/include/asm/spinlock.h b/arch/csky/include/asm/spinlock.h > index fe98ad8ece51..2be627ceb9df 100644 > --- a/arch/csky/include/asm/spinlock.h > +++ b/arch/csky/include/asm/spinlock.h > @@ -27,7 +27,8 @@ static inline void arch_spin_lock(arch_spinlock_t *lock) > : "r"(p), "r"(ticket_next) > : "cc"); > > - smp_cond_load_acquire(&lock->tickets.owner, > + if (lockval.owner != lockval.tickets.next) > + smp_cond_load_acquire(&lock->tickets.owner, > VAL == lockval.tickets.next); eh... plus __smp_acquire_fence: if (lockval.owner != lockval.tickets.next) smp_cond_load_acquire(&lock->tickets.owner, VAL == lockval.tickets.next); else __smp_acquire_fence(); > > +} > > + > > +static inline int arch_spin_trylock(arch_spinlock_t *lock) > > +{ > > + u32 tmp, contended, res; > > + > > + do { > > + asm volatile ( > > + " lr.w %0, %3 \n" > > + __ASM_SRLIW "%1, %0, %5 \n" > > + __ASM_SLLIW "%2, %0, %5 \n" > > + " or %1, %2, %1 \n" > > + " li %2, 0 \n" > > + " sub %1, %1, %0 \n" > > + " bnez %1, 1f \n" > > + " addw %0, %0, %4 \n" > > + " sc.w %2, %0, %3 \n" > > + "1: \n" > > + : "=&r" (tmp), "=&r" (contended), "=&r" (res), > > + "+A" (lock->lock) > > + : "r" (1 << TICKET_NEXT), "I" (TICKET_NEXT) > > + : "memory"); > > + } while (res); > > + > > + if (!contended) > > + __atomic_acquire_fence(); > > + > > + return !contended; > > +} > > + > > +static inline void arch_spin_unlock(arch_spinlock_t *lock) > > +{ > > + smp_store_release(&lock->tickets.owner, lock->tickets.owner + 1); > > +} > > + > > +static inline int arch_spin_value_unlocked(arch_spinlock_t lock) > > +{ > > + return lock.tickets.owner == lock.tickets.next; > > +} > > + > > +static inline int arch_spin_is_locked(arch_spinlock_t *lock) > > +{ > > + return !arch_spin_value_unlocked(READ_ONCE(*lock)); > > +} > > + > > +static inline int arch_spin_is_contended(arch_spinlock_t *lock) > > +{ > > + struct __raw_tickets tickets = READ_ONCE(lock->tickets); > > + > > + return (tickets.next - tickets.owner) > 1; > > +} > > +#define arch_spin_is_contended arch_spin_is_contended > > +#else /* CONFIG_RISCV_TICKET_LOCK */ > > #include > > +#endif /* CONFIG_RISCV_TICKET_LOCK */ > > + > > #include > > > > #endif /* _ASM_RISCV_SPINLOCK_H */ > > diff --git a/arch/riscv/include/asm/spinlock_types.h b/arch/riscv/include/asm/spinlock_types.h > > index d033a973f287..afbb19841d0f 100644 > > --- a/arch/riscv/include/asm/spinlock_types.h > > +++ b/arch/riscv/include/asm/spinlock_types.h > > @@ -10,7 +10,24 @@ > > # error "please don't include this file directly" > > #endif > > > > +#ifdef CONFIG_RISCV_TICKET_LOCK > > +#define TICKET_NEXT 16 > > + > > +typedef struct { > > + union { > > + u32 lock; > > + struct __raw_tickets { > > + /* little endian */ > > + u16 owner; > > + u16 next; > > + } tickets; > > + }; > > +} arch_spinlock_t; > > + > > +#define __ARCH_SPIN_LOCK_UNLOCKED { { 0 } } > > +#else > > #include > > +#endif > > #include > > > > #endif /* _ASM_RISCV_SPINLOCK_TYPES_H */ > > -- > > 2.17.1 > > > > > -- > Best Regards > Guo Ren > > ML: https://lore.kernel.org/linux-csky/ -- Best Regards Guo Ren ML: https://lore.kernel.org/linux-csky/