Received: by 2002:a05:6a10:17d3:0:0:0:0 with SMTP id hz19csp2056873pxb; Mon, 12 Apr 2021 13:10:40 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwIN1QlSyvlLdkcLIH4UroC0n0d3lP9hZYvx/U/oOqeLCyUH35hSszYmgwROaFqvurpfS6g X-Received: by 2002:a63:c04d:: with SMTP id z13mr28369761pgi.155.1618258240282; Mon, 12 Apr 2021 13:10:40 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1618258240; cv=none; d=google.com; s=arc-20160816; b=i+hdo+0sGfkXjImtNp8dS2RlXL7/Mj12GwYI6g/r+DEjAyt+81BZSgC44LzGqO8e1z AGd810it+bsKUyuc+XplaRidDCsYOOoTYZoLqfyqihOFY9TJyrBiwcbbTKgWu+G3UlGo hFY0CD2jMaOYJPEZYzgMGbTG8cEUHNka7tjTnuP3F4kKIxekAChWUqz5PP8XKnERyloh GCbj3G8+rwJp6WJ4IBLcbNYQiod4zELtr0SHdnc13xbRWFzhCzx+qtZbhRV/OgfsxLjs ke5XJN2y/NIBb6otKnFLk/DZZoBxpWxKRXDJMg1GbsioHhiFCevz8/Yy1Q8XOYg67ZFn 52Gw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=rAiWvDSL4xWOhnJgRDM5gBwiajyfRmuk5q6krP6aMSA=; b=rbM1TEmB095yWk/8iG/HdwYUSvdXoVUTBf05c3fCTzJikNblR8hblyAB3Lz6v38UpA lRyYV6SnQWfPeacNCkIqZRtUtv/SiuNvQBPOt3WSOJ4oraVXMcft1KYPVXoY4NhZwqZW MLe/UgkkUedk4eeO5Icw/hj20yNVrC6y/t0yn0uJqCc4VLTErGU7spll51ifolskfiDZ djkPgVfApNPXOdYwtM9dyMg/fhysnuKzw/LQSMKh0gN7ydUYcsL1imJBBqejaVOlMzo+ 7yJrIIggt2uhxBxhMULAvVOBQAhYr+fA+iP77kyOWzuu9QhrX68oRRJQfmXrBkDAQd72 zLhg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=H4t6wRT7; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id l17si14010617plc.418.2021.04.12.13.10.27; Mon, 12 Apr 2021 13:10:40 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=H4t6wRT7; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S238013AbhDLIwx (ORCPT + 99 others); Mon, 12 Apr 2021 04:52:53 -0400 Received: from mail.kernel.org ([198.145.29.99]:40892 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S237609AbhDLIrp (ORCPT ); Mon, 12 Apr 2021 04:47:45 -0400 Received: by mail.kernel.org (Postfix) with ESMTPSA id B3BCA61245; Mon, 12 Apr 2021 08:47:26 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=linuxfoundation.org; s=korg; t=1618217247; bh=WSeefSsqMuG3Mr5UAE3ee/lBTH5oOweGMA1tlOQK5ew=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=H4t6wRT7AutqHhcYSOykmZ38pbRi8oPX0uYxD3C0oOl3V4IiUiX9rQnUdzN9v9JES 57q4JoICu9kA8inPf7LgTLUJLR551OFfp7qpxPNWHy8i+2CztnC+AqulH/WjeWljMG ++zGb1LxePlgSIRJxKBcjgPOsIF/CtnP1OTUIl10= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, =?UTF-8?q?Oliver=20St=C3=A4bler?= , Fabio Estevam , Rob Herring , Shawn Guo , Sasha Levin Subject: [PATCH 5.4 059/111] arm64: dts: imx8mm/q: Fix pad control of SD1_DATA0 Date: Mon, 12 Apr 2021 10:40:37 +0200 Message-Id: <20210412084006.227578624@linuxfoundation.org> X-Mailer: git-send-email 2.31.1 In-Reply-To: <20210412084004.200986670@linuxfoundation.org> References: <20210412084004.200986670@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Oliver Stäbler [ Upstream commit 5cfad4f45806f6f898b63b8c77cea7452c704cb3 ] Fix address of the pad control register (IOMUXC_SW_PAD_CTL_PAD_SD1_DATA0) for SD1_DATA0_GPIO2_IO2. This seems to be a typo but it leads to an exception when pinctrl is applied due to wrong memory address access. Signed-off-by: Oliver Stäbler Reviewed-by: Fabio Estevam Acked-by: Rob Herring Fixes: c1c9d41319c3 ("dt-bindings: imx: Add pinctrl binding doc for imx8mm") Fixes: 748f908cc882 ("arm64: add basic DTS for i.MX8MQ") Signed-off-by: Shawn Guo Signed-off-by: Sasha Levin --- arch/arm64/boot/dts/freescale/imx8mm-pinfunc.h | 2 +- arch/arm64/boot/dts/freescale/imx8mq-pinfunc.h | 2 +- 2 files changed, 2 insertions(+), 2 deletions(-) diff --git a/arch/arm64/boot/dts/freescale/imx8mm-pinfunc.h b/arch/arm64/boot/dts/freescale/imx8mm-pinfunc.h index cffa8991880d..93b44efdbc52 100644 --- a/arch/arm64/boot/dts/freescale/imx8mm-pinfunc.h +++ b/arch/arm64/boot/dts/freescale/imx8mm-pinfunc.h @@ -124,7 +124,7 @@ #define MX8MM_IOMUXC_SD1_CMD_USDHC1_CMD 0x0A4 0x30C 0x000 0x0 0x0 #define MX8MM_IOMUXC_SD1_CMD_GPIO2_IO1 0x0A4 0x30C 0x000 0x5 0x0 #define MX8MM_IOMUXC_SD1_DATA0_USDHC1_DATA0 0x0A8 0x310 0x000 0x0 0x0 -#define MX8MM_IOMUXC_SD1_DATA0_GPIO2_IO2 0x0A8 0x31 0x000 0x5 0x0 +#define MX8MM_IOMUXC_SD1_DATA0_GPIO2_IO2 0x0A8 0x310 0x000 0x5 0x0 #define MX8MM_IOMUXC_SD1_DATA1_USDHC1_DATA1 0x0AC 0x314 0x000 0x0 0x0 #define MX8MM_IOMUXC_SD1_DATA1_GPIO2_IO3 0x0AC 0x314 0x000 0x5 0x0 #define MX8MM_IOMUXC_SD1_DATA2_USDHC1_DATA2 0x0B0 0x318 0x000 0x0 0x0 diff --git a/arch/arm64/boot/dts/freescale/imx8mq-pinfunc.h b/arch/arm64/boot/dts/freescale/imx8mq-pinfunc.h index b94b02080a34..68e8fa172974 100644 --- a/arch/arm64/boot/dts/freescale/imx8mq-pinfunc.h +++ b/arch/arm64/boot/dts/freescale/imx8mq-pinfunc.h @@ -130,7 +130,7 @@ #define MX8MQ_IOMUXC_SD1_CMD_USDHC1_CMD 0x0A4 0x30C 0x000 0x0 0x0 #define MX8MQ_IOMUXC_SD1_CMD_GPIO2_IO1 0x0A4 0x30C 0x000 0x5 0x0 #define MX8MQ_IOMUXC_SD1_DATA0_USDHC1_DATA0 0x0A8 0x310 0x000 0x0 0x0 -#define MX8MQ_IOMUXC_SD1_DATA0_GPIO2_IO2 0x0A8 0x31 0x000 0x5 0x0 +#define MX8MQ_IOMUXC_SD1_DATA0_GPIO2_IO2 0x0A8 0x310 0x000 0x5 0x0 #define MX8MQ_IOMUXC_SD1_DATA1_USDHC1_DATA1 0x0AC 0x314 0x000 0x0 0x0 #define MX8MQ_IOMUXC_SD1_DATA1_GPIO2_IO3 0x0AC 0x314 0x000 0x5 0x0 #define MX8MQ_IOMUXC_SD1_DATA2_USDHC1_DATA2 0x0B0 0x318 0x000 0x0 0x0 -- 2.30.2