Received: by 2002:a05:6a10:17d3:0:0:0:0 with SMTP id hz19csp432855pxb; Wed, 14 Apr 2021 20:22:21 -0700 (PDT) X-Google-Smtp-Source: ABdhPJx278SaedxdTReInwHx4iKpdglHBpHK02VThbOGnNSAt2W3+lCn/Eh26VNajNLE5DyJM0qH X-Received: by 2002:a17:906:4352:: with SMTP id z18mr1189942ejm.387.1618456940898; Wed, 14 Apr 2021 20:22:20 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1618456940; cv=none; d=google.com; s=arc-20160816; b=Vk5FLRprSmICLHb7wNq6DGyxZh/WxJ23jVeZUP3efswgOB+fE8RoBRUTepUU46rkc0 fDpE+YkV5A1bD+6Hx0lHW8gz2/30AW/u+Mam8hsZQvyfUBwf4SCLPvCnye2QbU5Q8YQs wLoBG9k0yRRGQU5u60D3XPvlG5Aw6wTiASjbdB1kWRQKfe/QvCvQbdno0k9uaph2lbQ/ NM7qeg40R2lAVL+gM8bNJrqFVnO0vhnthz5uOD2CA4UpKlgUQs90CWbx69ytHSIRf6U8 nzVE6+9DhwL8kC49AIHyMoYn1yOkULUfnm6/V9XvzxJ1/trhKRLbvzTVl2M48QW9GcPq +YRA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :ironport-sdr:ironport-sdr; bh=USGv2p1C7RaPfEvGKOVxI2Gfj9KuKQl5HRVJdfntUtI=; b=BPy4GLP//vH6+6ZEscU1SRMZCwWsS4BOh0n4eTuo/9zPCqjOsrM0Cr9BLQ/U+3GaE/ xViKw2QHEXYyQvhbhoHSobm0vc9J6gwypMktF1N0UeIpYdCcTH6RVfzTSWbDlLrodTPm DjkRLTetW84cYIRhcH8Y6Fcgbx05QWyatsWmoUqWWJMbzLXKqOsRMpanXLgTf2U6iH6e XQQxDk6RywFxI4cfbfdgtetooEnkAgYA1S8+htBakA5Af6quoSkFrQYeKuGdE71IX/JF 0S5qpzobCfGdi7Obp+up0r/rG3SIsK2VZ0S88j6CGA/tedj981LmNVzQjcOsk499YVGn BQVQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id a22si511556edr.40.2021.04.14.20.21.58; Wed, 14 Apr 2021 20:22:20 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229927AbhDODVJ (ORCPT + 99 others); Wed, 14 Apr 2021 23:21:09 -0400 Received: from mga11.intel.com ([192.55.52.93]:1119 "EHLO mga11.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229853AbhDODVE (ORCPT ); Wed, 14 Apr 2021 23:21:04 -0400 IronPort-SDR: 3JetvkjuFvxUELr0mv+5P/nfcaGr4gYt77dReuqmVVdfmSNfwsEpMiCXL7PuDT0aarydB/1he8 vGiLRNOpgDcw== X-IronPort-AV: E=McAfee;i="6200,9189,9954"; a="191592843" X-IronPort-AV: E=Sophos;i="5.82,223,1613462400"; d="scan'208";a="191592843" Received: from orsmga008.jf.intel.com ([10.7.209.65]) by fmsmga102.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 14 Apr 2021 20:20:42 -0700 IronPort-SDR: eb6U1RSu0xjDPeannthdca/zIgCet98VK1d/PsEFfcSvbzBsBtOPrgTGbS1/g39jU/QiDHI3pm F7BcKuW0Afug== X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.82,223,1613462400"; d="scan'208";a="425013935" Received: from clx-ap-likexu.sh.intel.com ([10.239.48.108]) by orsmga008.jf.intel.com with ESMTP; 14 Apr 2021 20:20:38 -0700 From: Like Xu To: peterz@infradead.org, Paolo Bonzini , Sean Christopherson Cc: andi@firstfloor.org, kan.liang@linux.intel.com, wei.w.wang@intel.com, eranian@google.com, liuxiangdong5@huawei.com, Vitaly Kuznetsov , Wanpeng Li , Jim Mattson , Joerg Roedel , kvm@vger.kernel.org, x86@kernel.org, linux-kernel@vger.kernel.org, Like Xu , Luwei Kang Subject: [PATCH v5 05/16] KVM: x86/pmu: Introduce the ctrl_mask value for fixed counter Date: Thu, 15 Apr 2021 11:20:05 +0800 Message-Id: <20210415032016.166201-6-like.xu@linux.intel.com> X-Mailer: git-send-email 2.30.2 In-Reply-To: <20210415032016.166201-1-like.xu@linux.intel.com> References: <20210415032016.166201-1-like.xu@linux.intel.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The mask value of fixed counter control register should be dynamic adjusted with the number of fixed counters. This patch introduces a variable that includes the reserved bits of fixed counter control registers. This is needed for later Ice Lake fixed counter changes. Co-developed-by: Luwei Kang Signed-off-by: Luwei Kang Signed-off-by: Like Xu --- arch/x86/include/asm/kvm_host.h | 1 + arch/x86/kvm/vmx/pmu_intel.c | 6 +++++- 2 files changed, 6 insertions(+), 1 deletion(-) diff --git a/arch/x86/include/asm/kvm_host.h b/arch/x86/include/asm/kvm_host.h index 44f893043a3c..5b9692397350 100644 --- a/arch/x86/include/asm/kvm_host.h +++ b/arch/x86/include/asm/kvm_host.h @@ -444,6 +444,7 @@ struct kvm_pmu { unsigned nr_arch_fixed_counters; unsigned available_event_types; u64 fixed_ctr_ctrl; + u64 fixed_ctr_ctrl_mask; u64 global_ctrl; u64 global_status; u64 global_ovf_ctrl; diff --git a/arch/x86/kvm/vmx/pmu_intel.c b/arch/x86/kvm/vmx/pmu_intel.c index d9dbebe03cae..ac7fe714e6c1 100644 --- a/arch/x86/kvm/vmx/pmu_intel.c +++ b/arch/x86/kvm/vmx/pmu_intel.c @@ -400,7 +400,7 @@ static int intel_pmu_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info) case MSR_CORE_PERF_FIXED_CTR_CTRL: if (pmu->fixed_ctr_ctrl == data) return 0; - if (!(data & 0xfffffffffffff444ull)) { + if (!(data & pmu->fixed_ctr_ctrl_mask)) { reprogram_fixed_counters(pmu, data); return 0; } @@ -470,6 +470,7 @@ static void intel_pmu_refresh(struct kvm_vcpu *vcpu) struct kvm_cpuid_entry2 *entry; union cpuid10_eax eax; union cpuid10_edx edx; + int i; pmu->nr_arch_gp_counters = 0; pmu->nr_arch_fixed_counters = 0; @@ -477,6 +478,7 @@ static void intel_pmu_refresh(struct kvm_vcpu *vcpu) pmu->counter_bitmask[KVM_PMC_FIXED] = 0; pmu->version = 0; pmu->reserved_bits = 0xffffffff00200000ull; + pmu->fixed_ctr_ctrl_mask = ~0ull; entry = kvm_find_cpuid_entry(vcpu, 0xa, 0); if (!entry) @@ -511,6 +513,8 @@ static void intel_pmu_refresh(struct kvm_vcpu *vcpu) ((u64)1 << edx.split.bit_width_fixed) - 1; } + for (i = 0; i < pmu->nr_arch_fixed_counters; i++) + pmu->fixed_ctr_ctrl_mask &= ~(0xbull << (i * 4)); pmu->global_ctrl = ((1ull << pmu->nr_arch_gp_counters) - 1) | (((1ull << pmu->nr_arch_fixed_counters) - 1) << INTEL_PMC_IDX_FIXED); pmu->global_ctrl_mask = ~pmu->global_ctrl; -- 2.30.2