Received: by 2002:a05:6a10:17d3:0:0:0:0 with SMTP id hz19csp871418pxb; Thu, 15 Apr 2021 08:28:00 -0700 (PDT) X-Google-Smtp-Source: ABdhPJx4wKhBe8AWSYv4pfDLLzCNBlLhuICl7c4p6Q9WmJ9ySpdteSFic7xaZECYToJRg+AlTsLx X-Received: by 2002:a17:906:1a09:: with SMTP id i9mr4024025ejf.213.1618500480248; Thu, 15 Apr 2021 08:28:00 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1618500480; cv=none; d=google.com; s=arc-20160816; b=AtB5r9+Jfr7I0HdINJYXGsquUAgCBtWtZ5jqaFWq1c2IqjYSHqMyQzFuAhMHJn1xp/ AcjYGVxN5Ls54SOS+sXPGkeCsVz6oxtm4/YioUnGBlvVBFkPEXQul0Y1PW6U3FQjSGBB lXnmIGymkXgXukczsBr91/5sCgX7WBsfeC476CWAi+4X45r07MEF28AopUttmMd9RizQ VieaJQzAnss9bmfNdiHwvHK85MZe4TPxJ0sAO3Exbl0QmqtRAcdyg2G/qpcG9DQBg3ce PpFFBnbZiHRGeRqd7Yeh7hF8q3yUWq3nj6OhGxUjMxrpFe2MB0/n7jIH5VloY7YD7ezl 7oww== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:user-agent:in-reply-to:content-disposition :mime-version:references:message-id:subject:cc:to:from:date :dkim-signature; bh=w3kIc/NBQkrs7PygF58MlmrJPQhL3NfWqXHcIpKvCOM=; b=Db0bCkJ9ueSP8C44ohG0ldk4GGeVRXEqARkfH1V0EQjkBrgtKSIPo1bFuuiENeBBTb 86EfcK+TuTP4qaVibfkUmLzNHI8vGd7m/SWqGMk6nPdvRlUvFjZydz96kWnE7PJ4eznj jX9tTazznHTtDl3knOcnmj/NAqCHcFZsUI8W9qG0yOhELE5A1nBsbssiN8OnQ2S9aZ4g 28thzRFEc70cN+gj47NmZJz7YbstZV4FE+iPMdHV6514TBOO4TM6oteMY65YevGyZ5+z BCtZWmv3aJS/rPO5FddrFt/VJncgJCFVLK4JudGvbsxo3SCdive2ZAVxeJAuZ0Z1YLaR 5lgw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=l1LaAMAJ; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id do18si2167979ejc.109.2021.04.15.08.27.36; Thu, 15 Apr 2021 08:28:00 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=l1LaAMAJ; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233965AbhDOPZk (ORCPT + 99 others); Thu, 15 Apr 2021 11:25:40 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:50924 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S233914AbhDOPZi (ORCPT ); Thu, 15 Apr 2021 11:25:38 -0400 Received: from mail-pj1-x1034.google.com (mail-pj1-x1034.google.com [IPv6:2607:f8b0:4864:20::1034]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id D1AEAC06175F; Thu, 15 Apr 2021 08:25:14 -0700 (PDT) Received: by mail-pj1-x1034.google.com with SMTP id s14so7439179pjl.5; Thu, 15 Apr 2021 08:25:14 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=date:from:to:cc:subject:message-id:references:mime-version :content-disposition:in-reply-to:user-agent; bh=w3kIc/NBQkrs7PygF58MlmrJPQhL3NfWqXHcIpKvCOM=; b=l1LaAMAJeK7N30ZFKpGRhZSR8kVsiwThNvRNuh38yhJDaRO7f7Zr3qha71RcCwQ6RN n3KilxlPZm0pNSaQlffH2TvgpAx+650xx44XkZRavGoAEWPMHiKyqbX8iCIFPoR5JqsW +sB7xgif5pSY2TskysN2JBMgnPX7785q9t0AHnge8IVJZOat9FRMFnrsgH718kZJGo1Z LbtRLQCDty2gDKTqfZL356qhUkEh6oeJ1hIAOCcbMy5wIaOsvOVORpT1olhuGGRZIIN+ u+K6AEl0QW5JnXHUlqFs3YSxAxrYzrutHuRMUzYp2woeiR9Il6JjZrMkkw2csMoOT4ek xJ/A== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:date:from:to:cc:subject:message-id:references :mime-version:content-disposition:in-reply-to:user-agent; bh=w3kIc/NBQkrs7PygF58MlmrJPQhL3NfWqXHcIpKvCOM=; b=Zt98sMThF3/xJOuAIjIZZHTN02m3sFfvuiYtizv0I9xrl6rfoLYzOZbh8Znwg0pf7L DRXmhUSqqzG+GzXg7aRLxfrzV+ectFvnPCak0mdEBqByigWRNbAS5tS8aZhgndxdwLkG F5DLoaxwu3uZ41qaRlKrIl8XYt2n4u4zLYuzViLrmMLcjgs33E9KqDl0tUgXSpTfAGIy Gy1rGeBvIZ8s9iz75yJgtbujvCV0cQaTw1PcSnilZWy6Wbu6BpqGkA1jxpjMv37yQijE W3GldQjJLt9cAL8AAlQmbY/c2bSY47nnDKt+IHbvqh6ZafMKdl+9MlzffTwYrwOOD37g S28Q== X-Gm-Message-State: AOAM5303qhnDW4r3PAfLeZAS6l1odFPu8edTOfVb/qrqYigWrceDSYi4 fKAoLu9mGuKdLIgIWVMfPGc= X-Received: by 2002:a17:902:bd41:b029:e6:933a:f3ef with SMTP id b1-20020a170902bd41b02900e6933af3efmr4409631plx.19.1618500314341; Thu, 15 Apr 2021 08:25:14 -0700 (PDT) Received: from syed ([2401:4900:2eec:4193:f802:b600:e94c:55c4]) by smtp.gmail.com with ESMTPSA id y19sm2790254pge.50.2021.04.15.08.25.07 (version=TLS1_2 cipher=ECDHE-RSA-AES128-GCM-SHA256 bits=128/128); Thu, 15 Apr 2021 08:25:14 -0700 (PDT) Date: Thu, 15 Apr 2021 20:55:03 +0530 From: Syed Nayyar Waris To: William Breathitt Gray Cc: jic23@kernel.org, kernel@pengutronix.de, linux-stm32@st-md-mailman.stormreply.com, a.fatoum@pengutronix.de, kamel.bouhara@bootlin.com, gwendal@chromium.org, alexandre.belloni@bootlin.com, david@lechnology.com, linux-iio@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, patrick.havelange@essensium.com, fabrice.gasnier@st.com, mcoquelin.stm32@gmail.com, alexandre.torgue@st.com, o.rempel@pengutronix.de Subject: Re: [PATCH v10 33/33] counter: 104-quad-8: Add IRQ support for the ACCES 104-QUAD-8 Message-ID: <20210415152503.GL8933@syed> References: <24f0eacf6d2e320c2ed1bc20e07a6e723da75737.1616150619.git.vilhelm.gray@gmail.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <24f0eacf6d2e320c2ed1bc20e07a6e723da75737.1616150619.git.vilhelm.gray@gmail.com> User-Agent: Mutt/1.5.24 (2015-08-30) Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Fri, Mar 19, 2021 at 08:00:52PM +0900, William Breathitt Gray wrote: > The LSI/CSI LS7266R1 chip provides programmable output via the FLG pins. > When interrupts are enabled on the ACCES 104-QUAD-8, they occur whenever > FLG1 is active. Four functions are available for the FLG1 signal: Carry, > Compare, Carry-Borrow, and Index. > > Carry: > Interrupt generated on active low Carry signal. Carry > signal toggles every time the respective channel's > counter overflows. > > Compare: > Interrupt generated on active low Compare signal. > Compare signal toggles every time respective channel's > preset register is equal to the respective channel's > counter. > > Carry-Borrow: > Interrupt generated on active low Carry signal and > active low Borrow signal. Carry signal toggles every > time the respective channel's counter overflows. Borrow > signal toggles every time the respective channel's > counter underflows. > > Index: > Interrupt generated on active high Index signal. > > These four functions correspond respectivefly to the following four > Counter event types: COUNTER_EVENT_OVERFLOW, COUNTER_EVENT_THRESHOLD, > COUNTER_EVENT_OVERFLOW_UNDERFLOW, and COUNTER_EVENT_INDEX. Interrupts > push Counter events to event channel X, where 'X' is the respective > channel whose FLG1 activated. > > This patch adds IRQ support for the ACCES 104-QUAD-8. The interrupt line > numbers for the devices may be configured via the irq array module > parameter. > > Cc: Syed Nayyar Waris > Signed-off-by: William Breathitt Gray > --- > drivers/counter/104-quad-8.c | 167 +++++++++++++++++++++++++++++++++-- > drivers/counter/Kconfig | 6 +- > 2 files changed, 164 insertions(+), 9 deletions(-) Acked-by: Syed Nayyar Waris > > diff --git a/drivers/counter/104-quad-8.c b/drivers/counter/104-quad-8.c > index d46b8101f207..09b0b0ba8fe7 100644 > --- a/drivers/counter/104-quad-8.c > +++ b/drivers/counter/104-quad-8.c > @@ -11,6 +11,7 @@ > #include > #include > #include > +#include > #include > #include > #include > @@ -25,6 +26,10 @@ static unsigned int num_quad8; > module_param_hw_array(base, uint, ioport, &num_quad8, 0); > MODULE_PARM_DESC(base, "ACCES 104-QUAD-8 base addresses"); > > +static unsigned int irq[max_num_isa_dev(QUAD8_EXTENT)]; > +module_param_hw_array(irq, uint, irq, NULL, 0); > +MODULE_PARM_DESC(irq, "ACCES 104-QUAD-8 interrupt line numbers"); > + > #define QUAD8_NUM_COUNTERS 8 > > /** > @@ -38,6 +43,8 @@ MODULE_PARM_DESC(base, "ACCES 104-QUAD-8 base addresses"); > * @quadrature_scale: array of quadrature mode scale configurations > * @ab_enable: array of A and B inputs enable configurations > * @preset_enable: array of set_to_preset_on_index attribute configurations > + * @irq_trigger: array of current IRQ trigger function configurations > + * @next_irq_trigger: array of next IRQ trigger function configurations > * @synchronous_mode: array of index function synchronous mode configurations > * @index_polarity: array of index function polarity configurations > * @cable_fault_enable: differential encoder cable status enable configurations > @@ -53,13 +60,17 @@ struct quad8 { > unsigned int quadrature_scale[QUAD8_NUM_COUNTERS]; > unsigned int ab_enable[QUAD8_NUM_COUNTERS]; > unsigned int preset_enable[QUAD8_NUM_COUNTERS]; > + unsigned int irq_trigger[QUAD8_NUM_COUNTERS]; > + unsigned int next_irq_trigger[QUAD8_NUM_COUNTERS]; > unsigned int synchronous_mode[QUAD8_NUM_COUNTERS]; > unsigned int index_polarity[QUAD8_NUM_COUNTERS]; > unsigned int cable_fault_enable; > unsigned int base; > }; > > +#define QUAD8_REG_INTERRUPT_STATUS 0x10 > #define QUAD8_REG_CHAN_OP 0x11 > +#define QUAD8_REG_INDEX_INTERRUPT 0x12 > #define QUAD8_REG_INDEX_INPUT_LEVELS 0x16 > #define QUAD8_DIFF_ENCODER_CABLE_STATUS 0x17 > /* Borrow Toggle flip-flop */ > @@ -92,8 +103,8 @@ struct quad8 { > #define QUAD8_RLD_CNTR_OUT 0x10 > /* Transfer Preset Register LSB to FCK Prescaler */ > #define QUAD8_RLD_PRESET_PSC 0x18 > -#define QUAD8_CHAN_OP_ENABLE_COUNTERS 0x00 > #define QUAD8_CHAN_OP_RESET_COUNTERS 0x01 > +#define QUAD8_CHAN_OP_ENABLE_INTERRUPT_FUNC 0x04 > #define QUAD8_CMR_QUADRATURE_X1 0x08 > #define QUAD8_CMR_QUADRATURE_X2 0x10 > #define QUAD8_CMR_QUADRATURE_X4 0x18 > @@ -378,13 +389,103 @@ static int quad8_action_read(struct counter_device *counter, > } > } > > +enum { > + QUAD8_EVENT_NONE = -1, > + QUAD8_EVENT_CARRY = 0, > + QUAD8_EVENT_COMPARE = 1, > + QUAD8_EVENT_CARRY_BORROW = 2, > + QUAD8_EVENT_INDEX = 3, > +}; > + > +static int quad8_events_configure(struct counter_device *counter) > +{ > + struct quad8 *const priv = counter->priv; > + unsigned long irq_enabled = 0; > + unsigned long irqflags; > + size_t channel; > + unsigned long ior_cfg; > + unsigned long base_offset; > + > + spin_lock_irqsave(&priv->lock, irqflags); > + > + /* Enable interrupts for the requested channels, disable for the rest */ > + for (channel = 0; channel < QUAD8_NUM_COUNTERS; channel++) { > + if (priv->next_irq_trigger[channel] == QUAD8_EVENT_NONE) > + continue; > + > + if (priv->irq_trigger[channel] != priv->next_irq_trigger[channel]) { > + /* Save new IRQ function configuration */ > + priv->irq_trigger[channel] = priv->next_irq_trigger[channel]; > + > + /* Load configuration to I/O Control Register */ > + ior_cfg = priv->ab_enable[channel] | > + priv->preset_enable[channel] << 1 | > + priv->irq_trigger[channel] << 3; > + base_offset = priv->base + 2 * channel + 1; > + outb(QUAD8_CTR_IOR | ior_cfg, base_offset); > + } > + > + /* Reset next IRQ trigger function configuration */ > + priv->next_irq_trigger[channel] = QUAD8_EVENT_NONE; > + > + /* Enable IRQ line */ > + irq_enabled |= BIT(channel); > + } > + > + outb(irq_enabled, priv->base + QUAD8_REG_INDEX_INTERRUPT); > + > + spin_unlock_irqrestore(&priv->lock, irqflags); > + > + return 0; > +} > + > +static int quad8_watch_validate(struct counter_device *counter, > + const struct counter_watch *watch) > +{ > + struct quad8 *const priv = counter->priv; > + > + if (watch->channel > QUAD8_NUM_COUNTERS - 1) > + return -EINVAL; > + > + switch (watch->event) { > + case COUNTER_EVENT_OVERFLOW: > + if (priv->next_irq_trigger[watch->channel] == QUAD8_EVENT_NONE) > + priv->next_irq_trigger[watch->channel] = QUAD8_EVENT_CARRY; > + else if (priv->next_irq_trigger[watch->channel] != QUAD8_EVENT_CARRY) > + return -EINVAL; > + return 0; > + case COUNTER_EVENT_THRESHOLD: > + if (priv->next_irq_trigger[watch->channel] == QUAD8_EVENT_NONE) > + priv->next_irq_trigger[watch->channel] = QUAD8_EVENT_COMPARE; > + else if (priv->next_irq_trigger[watch->channel] != QUAD8_EVENT_COMPARE) > + return -EINVAL; > + return 0; > + case COUNTER_EVENT_OVERFLOW_UNDERFLOW: > + if (priv->next_irq_trigger[watch->channel] == QUAD8_EVENT_NONE) > + priv->next_irq_trigger[watch->channel] = QUAD8_EVENT_CARRY_BORROW; > + else if (priv->next_irq_trigger[watch->channel] != QUAD8_EVENT_CARRY_BORROW) > + return -EINVAL; > + return 0; > + case COUNTER_EVENT_INDEX: > + if (priv->next_irq_trigger[watch->channel] == QUAD8_EVENT_NONE) > + priv->next_irq_trigger[watch->channel] = QUAD8_EVENT_INDEX; > + else if (priv->next_irq_trigger[watch->channel] != QUAD8_EVENT_INDEX) > + return -EINVAL; > + return 0; > + default: > + return -EINVAL; > + } > +} > + > static const struct counter_ops quad8_ops = { > .signal_read = quad8_signal_read, > .count_read = quad8_count_read, > .count_write = quad8_count_write, > .function_read = quad8_function_read, > .function_write = quad8_function_write, > - .action_read = quad8_action_read > + .action_read = quad8_action_read, > + .events_configure = quad8_events_configure, > + .watch_validate = quad8_watch_validate, > }; > > static const char *const quad8_index_polarity_modes[] = { > @@ -579,7 +680,8 @@ static int quad8_count_enable_write(struct counter_device *counter, > > priv->ab_enable[count->id] = enable; > > - ior_cfg = enable | priv->preset_enable[count->id] << 1; > + ior_cfg = enable | priv->preset_enable[count->id] << 1 | > + priv->irq_trigger[count->id] << 3; > > /* Load I/O control configuration */ > outb(QUAD8_CTR_IOR | ior_cfg, base_offset + 1); > @@ -728,7 +830,8 @@ static int quad8_count_preset_enable_write(struct counter_device *counter, > > priv->preset_enable[count->id] = preset_enable; > > - ior_cfg = priv->ab_enable[count->id] | preset_enable << 1; > + ior_cfg = priv->ab_enable[count->id] | preset_enable << 1 | > + priv->irq_trigger[count->id] << 3; > > /* Load I/O control configuration to Input / Output Control Register */ > outb(QUAD8_CTR_IOR | ior_cfg, base_offset); > @@ -980,11 +1083,54 @@ static struct counter_count quad8_counts[] = { > QUAD8_COUNT(7, "Channel 8 Count") > }; > > +static irqreturn_t quad8_irq_handler(int irq, void *private) > +{ > + struct quad8 *const priv = private; > + const unsigned long base = priv->base; > + unsigned long irq_status; > + unsigned long channel; > + u8 event; > + > + irq_status = inb(base + QUAD8_REG_INTERRUPT_STATUS); > + if (!irq_status) > + return IRQ_NONE; > + > + for_each_set_bit(channel, &irq_status, QUAD8_NUM_COUNTERS) { > + switch (priv->irq_trigger[channel]) { > + case QUAD8_EVENT_CARRY: > + event = COUNTER_EVENT_OVERFLOW; > + break; > + case QUAD8_EVENT_COMPARE: > + event = COUNTER_EVENT_THRESHOLD; > + break; > + case QUAD8_EVENT_CARRY_BORROW: > + event = COUNTER_EVENT_OVERFLOW_UNDERFLOW; > + break; > + case QUAD8_EVENT_INDEX: > + event = COUNTER_EVENT_INDEX; > + break; > + default: > + /* should never reach this path */ > + WARN_ONCE(true, "invalid interrupt trigger function %u configured for channel %lu\n", > + priv->irq_trigger[channel], channel); > + continue; > + } > + > + counter_push_event(&priv->counter, event, channel); > + } > + > + /* Clear pending interrupts on device */ > + outb(QUAD8_CHAN_OP_ENABLE_INTERRUPT_FUNC, base + QUAD8_REG_CHAN_OP); > + > + return IRQ_HANDLED; > +} > + > static int quad8_probe(struct device *dev, unsigned int id) > { > struct quad8 *priv; > int i, j; > unsigned int base_offset; > + int err; > > if (!devm_request_region(dev, base[id], QUAD8_EXTENT, dev_name(dev))) { > dev_err(dev, "Unable to lock port addresses (0x%X-0x%X)\n", > @@ -1009,6 +1155,8 @@ static int quad8_probe(struct device *dev, unsigned int id) > > spin_lock_init(&priv->lock); > > + /* Reset Index/Interrupt Register */ > + outb(0x00, base[id] + QUAD8_REG_INDEX_INTERRUPT); > /* Reset all counters and disable interrupt function */ > outb(QUAD8_CHAN_OP_RESET_COUNTERS, base[id] + QUAD8_REG_CHAN_OP); > /* Set initial configuration for all counters */ > @@ -1035,11 +1183,18 @@ static int quad8_probe(struct device *dev, unsigned int id) > outb(QUAD8_CTR_IOR, base_offset + 1); > /* Disable index function; negative index polarity */ > outb(QUAD8_CTR_IDR, base_offset + 1); > + /* Initialize next IRQ trigger function configuration */ > + priv->next_irq_trigger[i] = QUAD8_EVENT_NONE; > } > /* Disable Differential Encoder Cable Status for all channels */ > outb(0xFF, base[id] + QUAD8_DIFF_ENCODER_CABLE_STATUS); > - /* Enable all counters */ > - outb(QUAD8_CHAN_OP_ENABLE_COUNTERS, base[id] + QUAD8_REG_CHAN_OP); > + /* Enable all counters and enable interrupt function */ > + outb(QUAD8_CHAN_OP_ENABLE_INTERRUPT_FUNC, base[id] + QUAD8_REG_CHAN_OP); > + > + err = devm_request_irq(dev, irq[id], quad8_irq_handler, IRQF_SHARED, > + priv->counter.name, priv); > + if (err) > + return err; > > return devm_counter_register(dev, &priv->counter); > } > diff --git a/drivers/counter/Kconfig b/drivers/counter/Kconfig > index 5328705aa09c..2c2862dd46a5 100644 > --- a/drivers/counter/Kconfig > +++ b/drivers/counter/Kconfig > @@ -23,11 +23,11 @@ config 104_QUAD_8 > A counter's respective error flag may be cleared by performing a write > operation on the respective count value attribute. Although the > 104-QUAD-8 counters have a 25-bit range, only the lower 24 bits may be > - set, either directly or via the counter's preset attribute. Interrupts > - are not supported by this driver. > + set, either directly or via the counter's preset attribute. > > The base port addresses for the devices may be configured via the base > - array module parameter. > + array module parameter. The interrupt line numbers for the devices may > + be configured via the irq array module parameter. > > config INTERRUPT_CNT > tristate "Interrupt counter driver" > -- > 2.30.2 >