Received: by 2002:a05:6a10:17d3:0:0:0:0 with SMTP id hz19csp146261pxb; Fri, 16 Apr 2021 01:48:41 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzhRRubmqMF2YjFnGTfjDH5R3OBHs3KifDg2ysQs52wfhvMWyvHz9luMt/JSzaoBFUSYOEg X-Received: by 2002:a17:907:9485:: with SMTP id dm5mr7382930ejc.194.1618562921482; Fri, 16 Apr 2021 01:48:41 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1618562921; cv=none; d=google.com; s=arc-20160816; b=hSRONA3FsB8LFhg2JsTuOuEUzlONtdrSYXS3LMiK5uUaLcYb6xwsALhKQnyac9DwiZ MuwDaHxBzt1L/uYnA05cr1DPKC5n/qa35roh1Wm8c4byna8F1kYIU9xwJdgQixpsnkjQ Ia87dH2RBmJJ8jxgzwcVDOcss7qvPLmg0AyXhq9L0vkLYz4+5qpsCqvpelbR043ByLZv judMoanqKYDw6N1eFi+99rc3qZc0qyCdkVqTg00wzfBFr/6wLrT+nAzkPie8bddBP0GN oeM8mnTz3zsiLMvOgU/Xa3PAEt46+gUZ29Gutt5nV1tkdaQLhgAtgDQGqe1MzQU4GiMC aYTg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :ironport-sdr:dkim-signature; bh=Op6/r5cIyJgEdTe2OXN/MCpADQuiHuK8GI56u2qRtXw=; b=PzAFnyCD3f6y+WTrjcM/NvjClbdeWLLYeCqhFZqzXWOQ2TkfwDpDfe7DHa6VLmUxqt EaG7cg6O3quZGaZI62YK6xxERtogf+02OT16RjMlfsGTVaxyXvfhU/ELIQpYfc3wL1F9 HHN9KttM0/7QhRKvluJMLttLF7e6SEMEDfDKLm3bSfPq8mimDeV5tYOy2SvMxg415Hhe ExNFllqw6Euh/fROSBFaNzNXcnA1Cas4eK4swFwjr4txA/e3DqTufIGXqLMh0xVO6gP1 hOs7Hx5+sm5Q6oY7s9ARxxnGuHnQ+zga0nxL7+t2n+HXbNxFTnyxuaAwyXsu0x8wd8Fq tnkA== ARC-Authentication-Results: i=1; mx.google.com; dkim=fail header.i=@microchip.com header.s=mchp header.b=M1b2COYK; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id dn3si5091096ejc.734.2021.04.16.01.48.19; Fri, 16 Apr 2021 01:48:41 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=fail header.i=@microchip.com header.s=mchp header.b=M1b2COYK; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S240107AbhDPIlj (ORCPT + 99 others); Fri, 16 Apr 2021 04:41:39 -0400 Received: from esa.microchip.iphmx.com ([68.232.154.123]:4852 "EHLO esa.microchip.iphmx.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S239357AbhDPIl2 (ORCPT ); Fri, 16 Apr 2021 04:41:28 -0400 DKIM-Signature: v=1; a=rsa-sha256; c=simple/simple; d=microchip.com; i=@microchip.com; q=dns/txt; s=mchp; t=1618562464; x=1650098464; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=xCD7g6/g6HiLLPWo4tnh9d5cUiUqj29Srge0p1C8H8U=; b=M1b2COYK40UzXOukzcK09h/a4vw1agQ+PQpLxXmf5bYt4jbBrl8qWQCN mco1FWdY+zbyR3COm4IKZRlXElo+u8/968YyGOOCCn2+7Gx1Cyz4D6pcB uCFLF/N8Id2Vkn1ZNJ4uXoH8m10qOwkCUIfLJC7ebcnh7ioiXOofqjCUr lKZY6PHYN+pTIKsbsyGQc2iAKcuqsA1wXuCemQHEhx927cRa9AhY7Fce3 8tlIZcx6oFnlRmqDZNyCPLatqXWSkhYNs9CBRj9we0tDDzJRkuPIilUhv 66gVLWcMyQU2v/Vshr2x4tpMzXtI7qYF7tDxikX2aGenKfwwmvdPpYjBh g==; IronPort-SDR: St2SkBg7OPvjH+/oJVWtDdOnqyL1tXg9iZF7IQ41GR0y/2muMEY6EZ8cSjIywem9dRWE/LrPOZ ovvZAQqLFCYlWzpUJQelCKwwXzGrVbv1WIZhfgif42Ayed618n8iUb5c3chcNmknCUrzBd3rSD gcUOIPcN7+jbFJfSEnvP4QchM5TGQTdiiG2C5FUFWYNFSu6+HrdzqpN/DKICENwDmVrrbNMD69 2CgTsmNwMFMMaGLptR4fVoy9riuuTKBlreCU6y9pLh+yepxELTN84cCEXFEO2CP2szvD+32+Kz u2w= X-IronPort-AV: E=Sophos;i="5.82,226,1613458800"; d="scan'208";a="111062402" Received: from smtpout.microchip.com (HELO email.microchip.com) ([198.175.253.82]) by esa4.microchip.iphmx.com with ESMTP/TLS/AES256-SHA256; 16 Apr 2021 01:41:03 -0700 Received: from chn-vm-ex02.mchp-main.com (10.10.87.72) by chn-vm-ex02.mchp-main.com (10.10.87.72) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2176.2; Fri, 16 Apr 2021 01:41:03 -0700 Received: from mchp-dev-shegelun.microchip.com (10.10.115.15) by chn-vm-ex02.mchp-main.com (10.10.85.144) with Microsoft SMTP Server id 15.1.2176.2 via Frontend Transport; Fri, 16 Apr 2021 01:41:01 -0700 From: Steen Hegelund To: Philipp Zabel CC: Steen Hegelund , Andrew Lunn , Microchip Linux Driver Support , Alexandre Belloni , Gregory Clement , , Subject: [PATCH v9 2/3] reset: mchp: sparx5: add switch reset driver Date: Fri, 16 Apr 2021 10:40:53 +0200 Message-ID: <20210416084054.2922327-3-steen.hegelund@microchip.com> X-Mailer: git-send-email 2.31.1 In-Reply-To: <20210416084054.2922327-1-steen.hegelund@microchip.com> References: <20210416084054.2922327-1-steen.hegelund@microchip.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The Sparx5 Switch SoC has a number of components that can be reset indiviually, but at least the Switch Core needs to be in a well defined state at power on, when any of the Sparx5 drivers starts to access the Switch Core, this reset driver is available. The reset driver is loaded early via the postcore_initcall interface, and will then be available for the other Sparx5 drivers (SGPIO, SwitchDev etc) that are loaded next, and the first of them to be loaded can perform the one-time Switch Core reset that is needed. The driver has protection so that the system busses, DDR controller, PCI-E and ARM A53 CPU and a few other subsystems are not touched by the reset. Signed-off-by: Steen Hegelund Reviewed-by: Alexandre Belloni --- drivers/reset/Kconfig | 8 ++ drivers/reset/Makefile | 1 + drivers/reset/reset-microchip-sparx5.c | 146 +++++++++++++++++++++++++ 3 files changed, 155 insertions(+) create mode 100644 drivers/reset/reset-microchip-sparx5.c diff --git a/drivers/reset/Kconfig b/drivers/reset/Kconfig index 4171c6f76385..c26798092ccf 100644 --- a/drivers/reset/Kconfig +++ b/drivers/reset/Kconfig @@ -111,6 +111,14 @@ config RESET_LPC18XX help This enables the reset controller driver for NXP LPC18xx/43xx SoCs. +config RESET_MCHP_SPARX5 + bool "Microchip Sparx5 reset driver" + depends on HAS_IOMEM || COMPILE_TEST + default y if SPARX5_SWITCH + select MFD_SYSCON + help + This driver supports switch core reset for the Microchip Sparx5 SoC. + config RESET_MESON tristate "Meson Reset Driver" depends on ARCH_MESON || COMPILE_TEST diff --git a/drivers/reset/Makefile b/drivers/reset/Makefile index 65a118a91b27..c1d6aa9b1b52 100644 --- a/drivers/reset/Makefile +++ b/drivers/reset/Makefile @@ -16,6 +16,7 @@ obj-$(CONFIG_RESET_INTEL_GW) += reset-intel-gw.o obj-$(CONFIG_RESET_K210) += reset-k210.o obj-$(CONFIG_RESET_LANTIQ) += reset-lantiq.o obj-$(CONFIG_RESET_LPC18XX) += reset-lpc18xx.o +obj-$(CONFIG_RESET_MCHP_SPARX5) += reset-microchip-sparx5.o obj-$(CONFIG_RESET_MESON) += reset-meson.o obj-$(CONFIG_RESET_MESON_AUDIO_ARB) += reset-meson-audio-arb.o obj-$(CONFIG_RESET_NPCM) += reset-npcm.o diff --git a/drivers/reset/reset-microchip-sparx5.c b/drivers/reset/reset-microchip-sparx5.c new file mode 100644 index 000000000000..cff39a643a14 --- /dev/null +++ b/drivers/reset/reset-microchip-sparx5.c @@ -0,0 +1,146 @@ +// SPDX-License-Identifier: GPL-2.0+ +/* Microchip Sparx5 Switch Reset driver + * + * Copyright (c) 2020 Microchip Technology Inc. and its subsidiaries. + * + * The Sparx5 Chip Register Model can be browsed at this location: + * https://github.com/microchip-ung/sparx-5_reginfo + */ +#include +#include +#include +#include +#include +#include + +#define PROTECT_REG 0x84 +#define PROTECT_BIT BIT(10) +#define SOFT_RESET_REG 0x00 +#define SOFT_RESET_BIT BIT(1) + +struct mchp_reset_context { + struct regmap *cpu_ctrl; + struct regmap *gcb_ctrl; + struct reset_controller_dev rcdev; +}; + +static struct regmap_config sparx5_reset_regmap_config = { + .reg_bits = 32, + .val_bits = 32, + .reg_stride = 4, +}; + +static int sparx5_switch_reset(struct reset_controller_dev *rcdev, + unsigned long id) +{ + struct mchp_reset_context *ctx = + container_of(rcdev, struct mchp_reset_context, rcdev); + u32 val; + + /* Make sure the core is PROTECTED from reset */ + regmap_update_bits(ctx->cpu_ctrl, PROTECT_REG, PROTECT_BIT, PROTECT_BIT); + + /* Start soft reset */ + regmap_write(ctx->gcb_ctrl, SOFT_RESET_REG, SOFT_RESET_BIT); + + /* Wait for soft reset done */ + return regmap_read_poll_timeout(ctx->gcb_ctrl, SOFT_RESET_REG, val, + (val & SOFT_RESET_BIT) == 0, + 1, 100); +} + +static const struct reset_control_ops sparx5_reset_ops = { + .reset = sparx5_switch_reset, +}; + +static int mchp_sparx5_map_syscon(struct platform_device *pdev, char *name, + struct regmap **target) +{ + struct device_node *syscon_np; + struct regmap *regmap; + int err; + + syscon_np = of_parse_phandle(pdev->dev.of_node, name, 0); + if (!syscon_np) + return -ENODEV; + regmap = syscon_node_to_regmap(syscon_np); + of_node_put(syscon_np); + if (IS_ERR(regmap)) { + err = PTR_ERR(regmap); + dev_err(&pdev->dev, "No '%s' map: %d\n", name, err); + return err; + } + *target = regmap; + return 0; +} + +static int mchp_sparx5_map_io(struct platform_device *pdev, int index, + struct regmap **target) +{ + struct resource *res; + struct regmap *map; + void __iomem *mem; + + mem = devm_platform_get_and_ioremap_resource(pdev, index, &res); + if (!mem) { + dev_err(&pdev->dev, "Could not map resource %d\n", index); + return -ENXIO; + } + sparx5_reset_regmap_config.name = res->name; + map = devm_regmap_init_mmio(&pdev->dev, mem, &sparx5_reset_regmap_config); + if (IS_ERR(map)) + return PTR_ERR(map); + *target = map; + return 0; +} + +static int mchp_sparx5_reset_probe(struct platform_device *pdev) +{ + struct device_node *dn = pdev->dev.of_node; + struct mchp_reset_context *ctx; + int err; + + ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL); + if (!ctx) + return -ENOMEM; + + err = mchp_sparx5_map_syscon(pdev, "cpu-syscon", &ctx->cpu_ctrl); + if (err) + return err; + err = mchp_sparx5_map_io(pdev, 0, &ctx->gcb_ctrl); + if (err) + return err; + + ctx->rcdev.owner = THIS_MODULE; + ctx->rcdev.nr_resets = 1; + ctx->rcdev.ops = &sparx5_reset_ops; + ctx->rcdev.of_node = dn; + + return devm_reset_controller_register(&pdev->dev, &ctx->rcdev); +} + +static const struct of_device_id mchp_sparx5_reset_of_match[] = { + { + .compatible = "microchip,sparx5-switch-reset", + }, + { } +}; + +static struct platform_driver mchp_sparx5_reset_driver = { + .probe = mchp_sparx5_reset_probe, + .driver = { + .name = "sparx5-switch-reset", + .of_match_table = mchp_sparx5_reset_of_match, + }, +}; + +static int __init mchp_sparx5_reset_init(void) +{ + return platform_driver_register(&mchp_sparx5_reset_driver); +} + +postcore_initcall(mchp_sparx5_reset_init); + +MODULE_DESCRIPTION("Microchip Sparx5 switch reset driver"); +MODULE_AUTHOR("Steen Hegelund "); +MODULE_LICENSE("Dual MIT/GPL"); -- 2.31.1