Received: by 2002:a05:6a10:a841:0:0:0:0 with SMTP id d1csp31286pxy; Tue, 20 Apr 2021 19:30:18 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxE/gjtHw87tpNn/37OZcn6XTOrF8O143Tgk9a+5E50Yt3NpBZANh0BKMtHaIhpLg28Lmg7 X-Received: by 2002:a05:6402:488:: with SMTP id k8mr35462147edv.233.1618972218243; Tue, 20 Apr 2021 19:30:18 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1618972218; cv=none; d=google.com; s=arc-20160816; b=EYiG+rfRbyA2FDw6Y8SA+SR8+J8UKu47HNvPRO0KRRM9aLKl7EOCRWBQ9pa8fz7zgc K917lmt9PwlZHmEw5s2d0CQtAKWk5wk5WU30DNlD6xjy2HJGB/LJ7uziPbIX9ImI1S+0 hF2C5857+lSBEUhR6caS4TadWbgG4KySw1GfPq+BSBiFFR5jsDrqIiuv/4I464zpBXvf izzgDtsjKKAep++4T/pH/tqfOIj7dF/TBzNEf5HXZm0bs5F7NvUeAd0uXw4i9P4XiHNN 99EYfMLWH9n8qPVatLim6cLrEURy4jyojeKR7cdYLxtE5ZTUJZJIN1ARPR0bzBoq5ZHv KMfA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:content-language :in-reply-to:mime-version:user-agent:date:message-id:organization :from:references:cc:to:subject:ironport-sdr:ironport-sdr; bh=wFqwpOHIaksl0K/liGldXv+zHknWXmO/qTXozTphcws=; b=wz+Omm5VaYdF30+Y0g/qPeOSrZl1zUsmKhQqtcsnhOeJfxmIVe3esvup/k4UtnRQSb HhEBrVxEydmdfJ+MLbHXPH7sK2If67cfYnjxhF/VBSJvyRbzcPLHoTvs/VVVp8M5n5Eo o5KU7EWGcC3o3CF+59/Lij37b9x/HwJoV5ZULu6PaP0cfG5GTisRtOu1arXe4kpmYcdr 2vUZB/fMDKM4E9AO1AXIIYahMRAeOc1kWiYOboPk18+KGb/LE3h1lf0cKmNo/BkMDkT3 RwsTM3WrbgKpo3X7+IX6QhbJyfV8CqzyvSjFxCfyxBRcIOnS73GjvpMqWPCuVLINK86r YJ5Q== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id x11si503159ejv.267.2021.04.20.19.29.52; Tue, 20 Apr 2021 19:30:18 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234670AbhDUC0H (ORCPT + 99 others); Tue, 20 Apr 2021 22:26:07 -0400 Received: from mga04.intel.com ([192.55.52.120]:46403 "EHLO mga04.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S234663AbhDUC0G (ORCPT ); Tue, 20 Apr 2021 22:26:06 -0400 IronPort-SDR: xFOO0wBrlj6jqloUgQgN8idSM0KPYa5s+jWRB1SqtLdXZFE391CQRU3ZhNEoUZu7QF+GFVs4HZ PratWXY4kkEw== X-IronPort-AV: E=McAfee;i="6200,9189,9960"; a="193505773" X-IronPort-AV: E=Sophos;i="5.82,238,1613462400"; d="scan'208";a="193505773" Received: from orsmga008.jf.intel.com ([10.7.209.65]) by fmsmga104.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 20 Apr 2021 19:25:29 -0700 IronPort-SDR: akYsLkRsovn6cY991zWYMbOWLfwUTZm6po+y7GhVV7p7G3PT5uRY1QFkZjnMTNwFIcgoZ7nmbQ ELFuUxR8XvAw== X-IronPort-AV: E=Sophos;i="5.82,238,1613462400"; d="scan'208";a="427334235" Received: from likexu-mobl1.ccr.corp.intel.com (HELO [10.238.4.93]) ([10.238.4.93]) by orsmga008-auth.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 20 Apr 2021 19:25:26 -0700 Subject: Re: [PATCH v4 00/11] KVM: x86/pmu: Guest Architectural LBR Enabling To: Paolo Bonzini Cc: Vitaly Kuznetsov , Wanpeng Li , Jim Mattson , Joerg Roedel , kvm@vger.kernel.org, x86@kernel.org, wei.w.wang@intel.com, linux-kernel@vger.kernel.org, "Xu, Like" , Sean Christopherson References: <20210314155225.206661-1-like.xu@linux.intel.com> <8ab9709f-a866-a73e-2d78-70a0c17763be@intel.com> From: Like Xu Organization: Intel OTC Message-ID: <3d2a3422-1746-3f5f-b71a-2a12f55c2dff@linux.intel.com> Date: Wed, 21 Apr 2021 10:25:23 +0800 User-Agent: Mozilla/5.0 (Windows NT 10.0; Win64; x64; rv:78.0) Gecko/20100101 Thunderbird/78.9.1 MIME-Version: 1.0 In-Reply-To: <8ab9709f-a866-a73e-2d78-70a0c17763be@intel.com> Content-Type: text/plain; charset=utf-8; format=flowed Content-Language: en-US Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi Paolo, Do you have any comments on the patches 06 - 11 ? Thanks, Like Xu On 2021/4/6 11:19, Xu, Like wrote: > Hi all, do we have any comments on this patch set? > > On 2021/3/14 23:52, Like Xu wrote: >> Hi geniuses, >> >> Please help review the new version of Arch LBR enabling patch set. >> >> The Architectural Last Branch Records (LBRs) is publiced >> in the 319433-040 release of Intel Architecture Instruction >> Set Extensions and Future Features Programming Reference[0]. >> >> The main advantages for the Arch LBR users are [1]: >> - Faster context switching due to XSAVES support and faster reset of >>    LBR MSRs via the new DEPTH MSR >> - Faster LBR read for a non-PEBS event due to XSAVES support, which >>    lowers the overhead of the NMI handler. >> - Linux kernel can support the LBR features without knowing the model >>    number of the current CPU. >> >> It's based on the kvm/queue tree plus two commits from kvm/intel tree: >> - 'fea4ab260645 ("KVM: x86: Refresh CPUID on writes to MSR_IA32_XSS")' >> - '0ccd14126cb2 ("KVM: x86: Report XSS as an MSR to be saved if there are >> supported features")' >> >> Please check more details in each commit and feel free to comment. >> >> [0] https://software.intel.com/content/www/us/en/develop/download/ >> intel-architecture-instruction-set-extensions-and-future-features-programming-reference.html >> >> [1] >> https://lore.kernel.org/lkml/1593780569-62993-1-git-send-email-kan.liang@linux.intel.com/ >> >> >> --- >> v3->v4 Changelog: >> - Add one more host patch to reuse ARCH_LBR_CTL_MASK; >> - Add reserve_lbr_buffers() instead of using GFP_ATOMIC; >> - Fia a bug in the arch_lbr_depth_is_valid(); >> - Add LBR_CTL_EN to unify DEBUGCTLMSR_LBR and ARCH_LBR_CTL_LBREN; >> - Add vmx->host_lbrctlmsr to save/restore host values; >> - Add KVM_SUPPORTED_XSS to refactoring supported_xss; >> - Clear Arch_LBR ans its XSS bit if it's not supported; >> - Add negative testing to the related kvm-unit-tests; >> - Refine code and commit messages; >> >> Previous: >> https://lore.kernel.org/kvm/20210303135756.1546253-1-like.xu@linux.intel.com/ >> >> >> Like Xu (11): >>    perf/x86/intel: Fix the comment about guest LBR support on KVM >>    perf/x86/lbr: Simplify the exposure check for the LBR_INFO registers >>    perf/x86/lbr: Skip checking for the existence of LBR_TOS for Arch LBR >>    perf/x86/lbr: Move cpuc->lbr_xsave allocation out of sleeping region >>    perf/x86: Move ARCH_LBR_CTL_MASK definition to include/asm/msr-index.h >>    KVM: vmx/pmu: Add MSR_ARCH_LBR_DEPTH emulation for Arch LBR >>    KVM: vmx/pmu: Add MSR_ARCH_LBR_CTL emulation for Arch LBR >>    KVM: vmx/pmu: Add Arch LBR emulation and its VMCS field >>    KVM: x86: Expose Architectural LBR CPUID leaf >>    KVM: x86: Refine the matching and clearing logic for supported_xss >>    KVM: x86: Add XSAVE Support for Architectural LBRs >> >>   arch/x86/events/core.c           |   8 ++- >>   arch/x86/events/intel/bts.c      |   2 +- >>   arch/x86/events/intel/core.c     |   6 +- >>   arch/x86/events/intel/lbr.c      |  28 +++++---- >>   arch/x86/events/perf_event.h     |   8 ++- >>   arch/x86/include/asm/msr-index.h |   1 + >>   arch/x86/include/asm/vmx.h       |   4 ++ >>   arch/x86/kvm/cpuid.c             |  25 +++++++- >>   arch/x86/kvm/vmx/capabilities.h  |  25 +++++--- >>   arch/x86/kvm/vmx/pmu_intel.c     | 103 ++++++++++++++++++++++++++++--- >>   arch/x86/kvm/vmx/vmx.c           |  50 +++++++++++++-- >>   arch/x86/kvm/vmx/vmx.h           |   4 ++ >>   arch/x86/kvm/x86.c               |   6 +- >>   13 files changed, 227 insertions(+), 43 deletions(-) >> >