Received: by 2002:a05:6a10:a841:0:0:0:0 with SMTP id d1csp224055pxy; Thu, 22 Apr 2021 00:09:22 -0700 (PDT) X-Google-Smtp-Source: ABdhPJywdlsTrmhdIZdG4ooKOONuGz7S27+h4PTYrnPN762PgasLiKvkjunmJwKNo9h0daSv5EZE X-Received: by 2002:a17:90b:392:: with SMTP id ga18mr15233264pjb.222.1619075362712; Thu, 22 Apr 2021 00:09:22 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1619075362; cv=none; d=google.com; s=arc-20160816; b=HtayKUdx7cX45qEXzBkw5wbICdyG2rIVHSdn4PQYg+KbioE+dfh2gvPsmhtI7ue1Ya fDds1dm9mMHAN1yonRwaX2FfgTuXmI2nhk5BxxPcZgPFRoZd7hXmD/zctHg5xqY0k9rQ oQEcI+xEbcsUmR/HCVVgYanLyYKMpztpyMnvwAcQQJ4/RPnC3VNsUDgE3kcEHXQLtTXP vsDg0DbVPh1q/IKiXQs6ZWyVRJreO2MdPSMiq3YmBL900hJ3qwOmPHj3Li1vS7R54vpU x8zLD3BPmzcGztboL60XtWcldwGqpUbAFgqyrJzh+BMc4CknyESWZ2FwzbKrGRmYntn5 VtcA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=GRPlkzaGZyBbq6zUXKNQzaRwXQORgwIEp8JWTzfRhiI=; b=iERHJzwpj61RgtXUHAgQ8mcEjhDqnnsWHQjeauYhqsT1GRZi+B7a96Qude4CsQCGM5 1Xb6Vhy7YUK+zXayXs9ix+YeFXTbzr50Ymmz567kh/gVRPdAmNFDXLX+Zn52u10UKrsX SIJBTZotNk2E6+807SItjz+fNAIz+FoiFAY1VLGScEUITGTFRXVguoXVs56p2KYD0BrF M7hIUjdNdNEhRUHCl1cwldII7XRWHCPDl/yThV4kDiW+2qNIELGBmyNFBL8uuxDro7M6 EWlUP3ixeB+EC/9pRMbQhlMlYqt8YmfELykuO10azWtsY4mrCkrOnTI5LT/tXTZwXhPG qa7Q== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=tblrVIix; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id pc12si2006789pjb.31.2021.04.22.00.09.10; Thu, 22 Apr 2021 00:09:22 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=tblrVIix; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S235070AbhDVHJF (ORCPT + 99 others); Thu, 22 Apr 2021 03:09:05 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:51510 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S235064AbhDVHI6 (ORCPT ); Thu, 22 Apr 2021 03:08:58 -0400 Received: from mail-qk1-x729.google.com (mail-qk1-x729.google.com [IPv6:2607:f8b0:4864:20::729]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 69FB8C06138E for ; Thu, 22 Apr 2021 00:08:23 -0700 (PDT) Received: by mail-qk1-x729.google.com with SMTP id 8so11639374qkv.8 for ; Thu, 22 Apr 2021 00:08:23 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=GRPlkzaGZyBbq6zUXKNQzaRwXQORgwIEp8JWTzfRhiI=; b=tblrVIixAFjZjzglUaoRu2jWRqDKYAMc1BugoFPR1RM30XAHedx3nhNoYBl3VtipL0 XbNBmWMn1OM0HdT+Cjbd683BMsn3ieYeXpns2CeiCyUnKOoodOeDZzRW5hPFeTLkAYvO eWNBaVv52oJi0bl/CK3x8vnpCXp6Vf6xpW606qUi3plsNA9o7cBqZEVHDL5SvDYlA+pu VV+qpRwxJs5FDUjWg4ydYDUYX4mCjzbgYXk6X04uoF30TbG1g3k0Y+eRjLosSaBRPBQb st2/t/S+ZPWE4qzrgzUuA08TFqdQGANdEZ3QV3VQ7TDCR1cNxN0lbP6m+9Bm05uusZoO 7OBg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=GRPlkzaGZyBbq6zUXKNQzaRwXQORgwIEp8JWTzfRhiI=; b=tm09JSUPynHEtyAD6dNLDG0w/bXiiLJdA3pj1ejUcRcxV3itE4O2YzIfQJ0KqrnUPV L5EelQw/beZKyk8eXWbhJkeiy2toYO0to9GSoijvAJOswTpvh0F6u6bcTZ34mgI/+nFR 26A2GLi1dzV4fjBnbMX3CZL8uW/f7FjXc12KRKrG0uPqY8yRGwtij1+Ir/QXnNrbB/Oc sCNoQC1gi4G+M7B3mEqL175MGZ5ynCdLW6KcFkAPZxsVkkAhXZu3iwnLdxqxR+0Hye78 d3ETWSqnXuKeEIuOswCt7O0BiN4xx1NSyif/wdya8eB2AbzA3fca5ShQXp0T04+K292E YUnw== X-Gm-Message-State: AOAM531QEomxRS7Ju88NaPAjejpHpyDXh6FmhqEIdyJ+svkGOTXmXgGv 9mdfD9AzFpyzv9ftZVDbk0Y= X-Received: by 2002:a37:6705:: with SMTP id b5mr2201216qkc.378.1619075302694; Thu, 22 Apr 2021 00:08:22 -0700 (PDT) Received: from li-908e0a4c-2250-11b2-a85c-f027e903211b.ibm.com.com ([177.35.200.187]) by smtp.gmail.com with ESMTPSA id w67sm1658329qkc.79.2021.04.22.00.08.18 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 22 Apr 2021 00:08:22 -0700 (PDT) From: Leonardo Bras To: Michael Ellerman , Benjamin Herrenschmidt , Paul Mackerras , Leonardo Bras , Joel Stanley , Christophe Leroy , Alexey Kardashevskiy , Nicolin Chen , Niklas Schnelle Cc: linuxppc-dev@lists.ozlabs.org, linux-kernel@vger.kernel.org Subject: [PATCH v3 05/11] powerpc/pseries/iommu: Allow DDW windows starting at 0x00 Date: Thu, 22 Apr 2021 04:07:17 -0300 Message-Id: <20210422070721.463912-6-leobras.c@gmail.com> X-Mailer: git-send-email 2.30.2 In-Reply-To: <20210422070721.463912-1-leobras.c@gmail.com> References: <20210422070721.463912-1-leobras.c@gmail.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org enable_ddw() currently returns the address of the DMA window, which is considered invalid if has the value 0x00. Also, it only considers valid an address returned from find_existing_ddw if it's not 0x00. Changing this behavior makes sense, given the users of enable_ddw() only need to know if direct mapping is possible. It can also allow a DMA window starting at 0x00 to be used. This will be helpful for using a DDW with indirect mapping, as the window address will be different than 0x00, but it will not map the whole partition. Signed-off-by: Leonardo Bras Reviewed-by: Alexey Kardashevskiy --- arch/powerpc/platforms/pseries/iommu.c | 35 ++++++++++++-------------- 1 file changed, 16 insertions(+), 19 deletions(-) diff --git a/arch/powerpc/platforms/pseries/iommu.c b/arch/powerpc/platforms/pseries/iommu.c index 6f14894d2d04..955cf095416c 100644 --- a/arch/powerpc/platforms/pseries/iommu.c +++ b/arch/powerpc/platforms/pseries/iommu.c @@ -849,25 +849,26 @@ static void remove_ddw(struct device_node *np, bool remove_prop) np, ret); } -static u64 find_existing_ddw(struct device_node *pdn, int *window_shift) +static bool find_existing_ddw(struct device_node *pdn, u64 *dma_addr, int *window_shift) { struct direct_window *window; const struct dynamic_dma_window_prop *direct64; - u64 dma_addr = 0; + bool found = false; spin_lock(&direct_window_list_lock); /* check if we already created a window and dupe that config if so */ list_for_each_entry(window, &direct_window_list, list) { if (window->device == pdn) { direct64 = window->prop; - dma_addr = be64_to_cpu(direct64->dma_base); + *dma_addr = be64_to_cpu(direct64->dma_base); *window_shift = be32_to_cpu(direct64->window_shift); + found = true; break; } } spin_unlock(&direct_window_list_lock); - return dma_addr; + return found; } static struct direct_window *ddw_list_new_entry(struct device_node *pdn, @@ -1157,20 +1158,19 @@ static int iommu_get_page_shift(u32 query_page_size) * pdn: the parent pe node with the ibm,dma_window property * Future: also check if we can remap the base window for our base page size * - * returns the dma offset for use by the direct mapped DMA code. + * returns true if can map all pages (direct mapping), false otherwise.. */ -static u64 enable_ddw(struct pci_dev *dev, struct device_node *pdn) +static bool enable_ddw(struct pci_dev *dev, struct device_node *pdn) { int len = 0, ret; int max_ram_len = order_base_2(ddw_memory_hotplug_max()); struct ddw_query_response query; struct ddw_create_response create; int page_shift; - u64 dma_addr; struct device_node *dn; u32 ddw_avail[DDW_APPLICABLE_SIZE]; struct direct_window *window; - struct property *win64; + struct property *win64 = NULL; struct dynamic_dma_window_prop *ddwprop; struct failed_ddw_pdn *fpdn; bool default_win_removed = false; @@ -1182,8 +1182,7 @@ static u64 enable_ddw(struct pci_dev *dev, struct device_node *pdn) mutex_lock(&direct_window_init_mutex); - dma_addr = find_existing_ddw(pdn, &len); - if (dma_addr != 0) + if (find_existing_ddw(pdn, &dev->dev.archdata.dma_offset, &len)) goto out_unlock; /* @@ -1338,7 +1337,7 @@ static u64 enable_ddw(struct pci_dev *dev, struct device_node *pdn) list_add(&window->list, &direct_window_list); spin_unlock(&direct_window_list_lock); - dma_addr = be64_to_cpu(ddwprop->dma_base); + dev->dev.archdata.dma_offset = be64_to_cpu(ddwprop->dma_base); goto out_unlock; out_free_window: @@ -1351,6 +1350,7 @@ static u64 enable_ddw(struct pci_dev *dev, struct device_node *pdn) kfree(win64->name); kfree(win64->value); kfree(win64); + win64 = NULL; out_failed: if (default_win_removed) @@ -1370,10 +1370,10 @@ static u64 enable_ddw(struct pci_dev *dev, struct device_node *pdn) * as RAM, then we failed to create a window to cover persistent * memory and need to set the DMA limit. */ - if (pmem_present && dma_addr && (len == max_ram_len)) - dev->dev.bus_dma_limit = dma_addr + (1ULL << len); + if (pmem_present && win64 && (len == max_ram_len)) + dev->dev.bus_dma_limit = dev->dev.archdata.dma_offset + (1ULL << len); - return dma_addr; + return win64; } static void pci_dma_dev_setup_pSeriesLP(struct pci_dev *dev) @@ -1452,11 +1452,8 @@ static bool iommu_bypass_supported_pSeriesLP(struct pci_dev *pdev, u64 dma_mask) break; } - if (pdn && PCI_DN(pdn)) { - pdev->dev.archdata.dma_offset = enable_ddw(pdev, pdn); - if (pdev->dev.archdata.dma_offset) - return true; - } + if (pdn && PCI_DN(pdn)) + return enable_ddw(pdev, pdn); return false; } -- 2.30.2