Received: by 2002:a05:6a10:a841:0:0:0:0 with SMTP id d1csp1171712pxy; Fri, 23 Apr 2021 01:48:55 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwu6EZdv2KYlldHyvHQ+Wt3NElAaXV1NM9RWEYHc9MTRJmsOO2bCqwrxI3TWV2vgJSqG9B2 X-Received: by 2002:a17:903:4112:b029:ea:bfe5:5192 with SMTP id r18-20020a1709034112b02900eabfe55192mr2716444pld.14.1619167734912; Fri, 23 Apr 2021 01:48:54 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1619167734; cv=none; d=google.com; s=arc-20160816; b=ZgUCZ6zkJPC05lpKRB8V4RoCRxpvY1GV9V8Nu+mGUabjZW/y1vDhG+nxsLpD8TdpJy dNbS+jBOUPHveYrmeJz/H4UbvfMtEVXnI5t+7QdMQ5S8RlHM0isEtA5vJ3Qsm4afQV+J UUYRZT9uRGisHurCc1RK/sbTcLUsR9xg7Mu6ht68VmeX6lcqc58tb70L8pN/yUW5PA2I o9FUqqUmXBvP8nVgCs92z48HLncozTOau9eukVJiatQaJu23zTU/DuCfQzlYbudI5GvV lYbMibUiVaHoHu7+V+PCdNqkEPmjyWVMCtFHhfJWawmmldLFiYgPVCimxreHr4Vj5Xpo PX/Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:references:in-reply-to:message-id:date:subject :cc:to:from; bh=1miuZyt30v1sjCf1h2NpleV2aLWHXqbr86dMXJf+M1M=; b=w83v/+LQlgzlxbJNf3/Gn8QekZCiVZw7N2Wfujmk8rHF4QamWQ34B4+k/rSWr3xvoh rkMuuZdeuOXFtqA5+nKNLGF8SPiFPrywf3dkPjyT8vkdpIZxer1XSCZo5Pdw26WjdqKX ApvXvljitOu6q0yYvd2TOuquTyHgOZSH9FK2lTD+1WsrBF/6ZGD6xyBcYeDYO35Sdwml z6SVelpFVbV42hiC+qfJZTLBen6cla19IK3FBpdd2xGF498L0fsQJZ8PoSOKbD1ry/KB Lx4Cjy4fqaoQE2jDD28DhYLyq1XWtK1Nm/x232nlMmdzPdzymtuaF8d0K0heCXaddSjo 6YzQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id l14si5663800pgm.597.2021.04.23.01.48.42; Fri, 23 Apr 2021 01:48:54 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S241623AbhDWIsp (ORCPT + 99 others); Fri, 23 Apr 2021 04:48:45 -0400 Received: from lucky1.263xmail.com ([211.157.147.131]:55088 "EHLO lucky1.263xmail.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230100AbhDWIsj (ORCPT ); Fri, 23 Apr 2021 04:48:39 -0400 Received: from localhost (unknown [192.168.167.235]) by lucky1.263xmail.com (Postfix) with ESMTP id E8029BA73D; Fri, 23 Apr 2021 16:47:58 +0800 (CST) X-MAIL-GRAY: 0 X-MAIL-DELIVERY: 1 X-ADDR-CHECKED4: 1 X-ANTISPAM-LEVEL: 2 X-ABS-CHECKED: 0 Received: from localhost.localdomain (unknown [58.22.7.114]) by smtp.263.net (postfix) whith ESMTP id P2750T140649173088000S1619167674948451_; Fri, 23 Apr 2021 16:47:57 +0800 (CST) X-IP-DOMAINF: 1 X-UNIQUE-TAG: <56cbeb1033c6db74f14d199426453886> X-RL-SENDER: jon.lin@rock-chips.com X-SENDER: jon.lin@rock-chips.com X-LOGIN-NAME: jon.lin@rock-chips.com X-FST-TO: broonie@kernel.org X-RCPT-COUNT: 8 X-SENDER-IP: 58.22.7.114 X-ATTACHMENT-NUM: 0 X-System-Flag: 0 From: Jon Lin To: broonie@kernel.org Cc: heiko@sntech.de, linux-spi@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-rockchip@lists.infradead.org, linux-kernel@vger.kernel.org, kernel@esmil.dk, Jon Lin Subject: [PATCH v1 8/8] spi: rockchip: Support SPI_CS_HIGH Date: Fri, 23 Apr 2021 16:47:50 +0800 Message-Id: <20210423084750.18533-3-jon.lin@rock-chips.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20210423084750.18533-1-jon.lin@rock-chips.com> References: <20210423084155.17439-1-jon.lin@rock-chips.com> <20210423084750.18533-1-jon.lin@rock-chips.com> Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 1.Add standard spi-cs-high support 2.Refer to spi-controller.yaml for details Signed-off-by: Jon Lin --- drivers/spi/spi-rockchip.c | 8 ++++++-- 1 file changed, 6 insertions(+), 2 deletions(-) diff --git a/drivers/spi/spi-rockchip.c b/drivers/spi/spi-rockchip.c index b17463e5fda6..5b52f2bc3d9a 100644 --- a/drivers/spi/spi-rockchip.c +++ b/drivers/spi/spi-rockchip.c @@ -108,6 +108,8 @@ #define CR0_OPM_MASTER 0x0 #define CR0_OPM_SLAVE 0x1 +#define CR0_SOI_OFFSET 23 + #define CR0_MTM_OFFSET 0x21 /* Bit fields in SER, 2bit */ @@ -238,7 +240,7 @@ static void rockchip_spi_set_cs(struct spi_device *spi, bool enable) { struct spi_controller *ctlr = spi->controller; struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); - bool cs_asserted = !enable; + bool cs_asserted = spi->mode & SPI_CS_HIGH ? enable : !enable; /* Return immediately for no-op */ if (cs_asserted == rs->cs_asserted[spi->chip_select]) @@ -509,6 +511,8 @@ static int rockchip_spi_config(struct rockchip_spi *rs, cr0 |= (spi->mode & 0x3U) << CR0_SCPH_OFFSET; if (spi->mode & SPI_LSB_FIRST) cr0 |= CR0_FBM_LSB << CR0_FBM_OFFSET; + if (spi->mode & SPI_CS_HIGH) + cr0 |= BIT(spi->chip_select) << CR0_SOI_OFFSET; if (xfer->rx_buf && xfer->tx_buf) cr0 |= CR0_XFM_TR << CR0_XFM_OFFSET; @@ -787,7 +791,7 @@ static int rockchip_spi_probe(struct platform_device *pdev) ctlr->auto_runtime_pm = true; ctlr->bus_num = pdev->id; - ctlr->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP | SPI_LSB_FIRST; + ctlr->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP | SPI_LSB_FIRST | SPI_CS_HIGH; if (slave_mode) { ctlr->mode_bits |= SPI_NO_CS; ctlr->slave_abort = rockchip_spi_slave_abort; -- 2.17.1