Received: by 2002:a05:6a10:a841:0:0:0:0 with SMTP id d1csp115218pxy; Wed, 28 Apr 2021 00:16:34 -0700 (PDT) X-Google-Smtp-Source: ABdhPJz5u68nFGfWcn/Hv+C4vPesFkZ4LyDReQ6cruquUNWF8l14sgnBRpVoo7i/LEy9cDNNu5DN X-Received: by 2002:a17:906:f56:: with SMTP id h22mr4738217ejj.366.1619594194612; Wed, 28 Apr 2021 00:16:34 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1619594194; cv=none; d=google.com; s=arc-20160816; b=eWwEWSKqXxNHeN8N3wdnQuZ8hsDolszxwGyETkh8ZYBXUpeOhE2nIrRteD2XqCsKDe TFm6d0Qe/9KN0w0AVlogyNB0LZFgSsjO0a0cg/XzcoMBQHrq+B9ba6ohu4FpElWJNOM3 QexRGQ7Xo1tC8Aofnhu8/gy8yQziIYwovodqZ0bK6diRjNcISUUxCjGBoEKVLSaGs2gh R8HLruPh0jtP+ZH8NeYJC/OfmxAUHK2fFo0GAwiAhi+OZIic8/LoZG3kpihT854yYrjd XNW7ckDWVMpkar6favs5PrRkISef/Dd5VZHzxACe3D1xpGPubnb05S92645QFIC3+8O4 AdDA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from; bh=IaV8/2igvgoVzvHgdMr+YWerklbdLej0lHh9CwnHlkI=; b=rbDrLZQ+CZz83TNGTYqnXhwJ1zvyEagwiCZyWKVvW35G3lwqPGuji8u1JaLWI67Z3g a17di6hHan0XWaMDfz0TJvJSl+1kVAx7RYUY9gGCmH8UtQtVjpJF7cWH2CYFvPEKoheu YiprjdNZzmx1k12psY1nbQscghL+iAq8qZel29LhuDLr++yLnlBPb6g8AANTDlJDsYUR xI92A2/UkMIoTjVWUj3rsYLYsGLSzoWO4V/dM10v/4eKwe1nO8QECINMBDHBDhMAUKA/ AIijQoWwrTI3Q0xc4WtWqajHYqydbYl+U9w7LgY/d6TmD5yQZyW7AQsnzM57o1Gho/Ff RNzg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id b6si2430477ejb.254.2021.04.28.00.16.11; Wed, 28 Apr 2021 00:16:34 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S236592AbhD1HOu (ORCPT + 99 others); Wed, 28 Apr 2021 03:14:50 -0400 Received: from mailgw01.mediatek.com ([210.61.82.183]:47167 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S236596AbhD1HOt (ORCPT ); Wed, 28 Apr 2021 03:14:49 -0400 X-UUID: 13f152ae35a943918ed3599ead1f57fc-20210428 X-UUID: 13f152ae35a943918ed3599ead1f57fc-20210428 Received: from mtkmbs10n1.mediatek.inc [(172.21.101.34)] by mailgw01.mediatek.com (envelope-from ) (Generic MTA with TLSv1.2 ECDHE-RSA-AES256-GCM-SHA384 256/256) with ESMTP id 1963569590; Wed, 28 Apr 2021 14:54:45 +0800 Received: from mtkcas11.mediatek.inc (172.21.101.40) by mtkmbs06n1.mediatek.inc (172.21.101.129) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Wed, 28 Apr 2021 14:54:44 +0800 Received: from mtksdaap41.mediatek.inc (172.21.77.4) by mtkcas11.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Wed, 28 Apr 2021 14:54:43 +0800 From: Roger Lu To: Matthias Brugger , Enric Balletbo Serra , Kevin Hilman , Rob Herring , Nicolas Boichat , Stephen Boyd , Philipp Zabel CC: Fan Chen , HenryC Chen , YT Lee , Xiaoqing Liu , Charles Yang , Angus Lin , Mark Rutland , Nishanth Menon , Roger Lu , , , , , , Subject: [PATCH v16 6/7] arm64: dts: mt8192: add svs device information Date: Wed, 28 Apr 2021 14:54:39 +0800 Message-ID: <20210428065440.3704-7-roger.lu@mediatek.com> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20210428065440.3704-1-roger.lu@mediatek.com> References: <20210428065440.3704-1-roger.lu@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org add compitable/reg/irq/clock/efuse/reset setting in svs node Signed-off-by: Roger Lu --- arch/arm64/boot/dts/mediatek/mt8192.dtsi | 34 ++++++++++++++++++++++++ 1 file changed, 34 insertions(+) diff --git a/arch/arm64/boot/dts/mediatek/mt8192.dtsi b/arch/arm64/boot/dts/mediatek/mt8192.dtsi index fe24cc66ff7a..e9816a56d87b 100644 --- a/arch/arm64/boot/dts/mediatek/mt8192.dtsi +++ b/arch/arm64/boot/dts/mediatek/mt8192.dtsi @@ -270,6 +270,14 @@ compatible = "mediatek,mt8192-infracfg", "syscon"; reg = <0 0x10001000 0 0x1000>; #clock-cells = <1>; + + infracfg_rst: reset-controller { + compatible = "mediatek,infra-reset", "ti,syscon-reset"; + #reset-cells = <1>; + ti,reset-bits = < + 0x150 5 0x154 5 0 0 (ASSERT_SET | DEASSERT_SET | STATUS_NONE) /* 0: svs */ + >; + }; }; pericfg: syscon@10003000 { @@ -564,6 +572,20 @@ status = "disabled"; }; + svs: svs@1100b000 { + compatible = "mediatek,mt8192-svs"; + reg = <0 0x1100b000 0 0x1000>; + interrupts = ; + clocks = <&infracfg CLK_INFRA_THERM>; + clock-names = "main"; + nvmem-cells = <&svs_calibration>, + <&lvts_e_data1>; + nvmem-cell-names = "svs-calibration-data", + "t-calibration-data"; + resets = <&infracfg_rst 0>; + reset-names = "svs_rst"; + }; + spi1: spi@11010000 { compatible = "mediatek,mt8192-spi", "mediatek,mt6765-spi"; @@ -681,6 +703,18 @@ #clock-cells = <1>; }; + efuse: efuse@11c10000 { + compatible = "mediatek,efuse"; + reg = <0 0x11c10000 0 0x1000>; + + lvts_e_data1: data1 { + reg = <0x1C0 0x58>; + }; + svs_calibration: calib@580 { + reg = <0x580 0x68>; + }; + }; + i2c3: i2c3@11cb0000 { compatible = "mediatek,mt8192-i2c"; reg = <0 0x11cb0000 0 0x1000>, -- 2.18.0