Received: by 2002:a05:6a10:a852:0:0:0:0 with SMTP id d18csp3395074pxy; Tue, 4 May 2021 00:47:34 -0700 (PDT) X-Google-Smtp-Source: ABdhPJz3q2A33fEIFDDGmoJQfPXzz+LIl3XLy/eRRi8IuO9Xb6Pd/iOsgCUhFJOhEt0s2TboNP+1 X-Received: by 2002:a17:902:6ac3:b029:e6:c6a3:a697 with SMTP id i3-20020a1709026ac3b02900e6c6a3a697mr25426891plt.2.1620114454105; Tue, 04 May 2021 00:47:34 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1620114454; cv=none; d=google.com; s=arc-20160816; b=Ol7GW8rO4sdADBwWVNMzBINbSHe7CyR+t7zwyF0awAQpWoEFwmfY/gmEWGIg3ypWd2 vyKFe0UBjFW9jHQO5nq7rlkU7zEOG75aXaMqFxBLM6xo3lWpuXEac3jN43H5KcS1m0xr I821UwzaHRe4Z7ehsWaixGUZ4NKljr7JyD6CHUwXd7xE/hyRILamMB1F744m30fsGgSZ n+9C1ue6/g6Bd3WjZZoRmQ5FqwyRBKAn6l21cOJoHYy1zHCizdMw3G+uWf8wFPxKSaO9 7iueuHSyl95so2wBeg1B8WjxrplLmNp7lySLmkfUdKH1ENdiBa4Zw+9vsKzLXQgzgde6 mMog== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:user-agent:in-reply-to:content-disposition :mime-version:references:message-id:subject:cc:to:from:date :dkim-signature; bh=v2LfDUuprhoq0w30u8SSUbTGXDg1q/hXpwfngCE33fs=; b=t1RTesq/TMW2r8MPBBxz9Vq1Utzelmv6rI8exZDnL8AXjvFlj52Ri5MyhD5U7x2fE4 Kr75dOQaLEOupx09yzGJcIhVs4jAMDO0EI/2IN8Tpyj4a9SyP8Wyv0U+sWZ3YWlQdKzQ DSnyTiMzxcJ1Urw9LR/xDxrrQAiud82TUREg+35Xq94ng6m2RctSPI0vHNQclnjB79pA 3ow10gVXnnulios3HTS/I4kMbdD+ewquvUIG0uCwuEFisjFkmSSU4/p6bPB+yEYixnCN 1fsEEyIKe76PJXboiKzJl7taFkx8fFQ368dZpp13tfw1KQ3UT5YmcVWWYQGAl0YhHX+s biYA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=vKPWLQKm; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id d21si2528436pgi.359.2021.05.04.00.47.21; Tue, 04 May 2021 00:47:34 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=vKPWLQKm; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229867AbhEDHrp (ORCPT + 99 others); Tue, 4 May 2021 03:47:45 -0400 Received: from fllv0015.ext.ti.com ([198.47.19.141]:52884 "EHLO fllv0015.ext.ti.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229601AbhEDHro (ORCPT ); Tue, 4 May 2021 03:47:44 -0400 Received: from fllv0035.itg.ti.com ([10.64.41.0]) by fllv0015.ext.ti.com (8.15.2/8.15.2) with ESMTP id 1447kbxR091366; Tue, 4 May 2021 02:46:37 -0500 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ti.com; s=ti-com-17Q1; t=1620114397; bh=v2LfDUuprhoq0w30u8SSUbTGXDg1q/hXpwfngCE33fs=; h=Date:From:To:CC:Subject:References:In-Reply-To; b=vKPWLQKmPA7co+CoTH0fyq0d5Ln0DbKdxPpUM6H8U42uAUzVPy+mHEif6M175yYM0 E8Wyh1891bYM/tINgL5rdRou25mtWOY9DzcQNYOcRnxYOG3Noo04INWhmRb6bpm46D KuMhdY8T0HEbPIJZyBaSnKMIidYXIT86yhcySTI4= Received: from DLEE109.ent.ti.com (dlee109.ent.ti.com [157.170.170.41]) by fllv0035.itg.ti.com (8.15.2/8.15.2) with ESMTPS id 1447kbFW105160 (version=TLSv1.2 cipher=AES256-GCM-SHA384 bits=256 verify=FAIL); Tue, 4 May 2021 02:46:37 -0500 Received: from DLEE103.ent.ti.com (157.170.170.33) by DLEE109.ent.ti.com (157.170.170.41) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.2176.2; Tue, 4 May 2021 02:46:37 -0500 Received: from lelv0327.itg.ti.com (10.180.67.183) by DLEE103.ent.ti.com (157.170.170.33) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.2176.2 via Frontend Transport; Tue, 4 May 2021 02:46:37 -0500 Received: from localhost (ileax41-snat.itg.ti.com [10.172.224.153]) by lelv0327.itg.ti.com (8.15.2/8.15.2) with ESMTP id 1447ka5F067328; Tue, 4 May 2021 02:46:36 -0500 Date: Tue, 4 May 2021 13:16:35 +0530 From: Pratyush Yadav To: Boris Brezillon CC: , Mark Brown , Miquel Raynal , Vignesh Raghavendra , , Alexandre Torgue , , , , , Subject: Re: [PATCH 1/3] spi: spi-mem: add automatic poll status functions Message-ID: <20210504074633.kwwccp2m2je3yx6n@ti.com> References: <20210426143934.25275-1-patrice.chotard@foss.st.com> <20210426143934.25275-2-patrice.chotard@foss.st.com> <20210430185104.377d1bc6@collabora.com> <20210503084742.7cp77snyohkdwwvv@ti.com> <20210503111114.26b64e25@collabora.com> <20210503092935.vjitc7mc47wttn77@ti.com> <20210503115252.08af412c@collabora.com> MIME-Version: 1.0 Content-Type: text/plain; charset="us-ascii" Content-Disposition: inline In-Reply-To: <20210503115252.08af412c@collabora.com> User-Agent: NeoMutt/20171215 X-EXCLAIMER-MD-CONFIG: e1e8a2fd-e40a-4ac6-ac9b-f7e9cc9ee180 Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 03/05/21 11:52AM, Boris Brezillon wrote: > On Mon, 3 May 2021 14:59:37 +0530 > Pratyush Yadav wrote: > > > On 03/05/21 11:11AM, Boris Brezillon wrote: > > > On Mon, 3 May 2021 14:17:44 +0530 > > > Pratyush Yadav wrote: > > > > > > > On 30/04/21 06:51PM, Boris Brezillon wrote: > > > > > On Mon, 26 Apr 2021 16:39:32 +0200 > > > > > wrote: > > > > > > > > > > > From: Christophe Kerello > > > > > > > > > > > > With STM32 QSPI, it is possible to poll the status register of the device. > > > > > > This could be done to offload the CPU during an operation (erase or > > > > > > program a SPI NAND for example). > > > > > > > > > > > > spi_mem_poll_status API has been added to handle this feature. > > > > > > > > > > > > Signed-off-by: Christophe Kerello > > > > > > Signed-off-by: Patrice Chotard > > > > > > --- > > > > > > drivers/spi/spi-mem.c | 34 ++++++++++++++++++++++++++++++++++ > > > > > > include/linux/spi/spi-mem.h | 8 ++++++++ > > > > > > 2 files changed, 42 insertions(+) > > > > > > > > > > > > diff --git a/drivers/spi/spi-mem.c b/drivers/spi/spi-mem.c > > > > > > index 1513553e4080..43dce4b0efa4 100644 > > > > > > --- a/drivers/spi/spi-mem.c > > > > > > +++ b/drivers/spi/spi-mem.c > > > > > > @@ -743,6 +743,40 @@ static inline struct spi_mem_driver *to_spi_mem_drv(struct device_driver *drv) > > > > > > return container_of(drv, struct spi_mem_driver, spidrv.driver); > > > > > > } > > > > > > > > > > > > +/** > > > > > > + * spi_mem_poll_status() - Poll memory device status > > > > > > + * @mem: SPI memory device > > > > > > + * @op: the memory operation to execute > > > > > > + * @mask: status bitmask to ckeck > > > > > > + * @match: status expected value > > > > > > + * @timeout: timeout > > > > > > + * > > > > > > + * This function send a polling status request to the controller driver > > > > > > + * > > > > > > + * Return: 0 in case of success, -ETIMEDOUT in case of error, > > > > > > + * -EOPNOTSUPP if not supported. > > > > > > + */ > > > > > > +int spi_mem_poll_status(struct spi_mem *mem, > > > > > > + const struct spi_mem_op *op, > > > > > > + u8 mask, u8 match, u16 timeout) > > > > > > +{ > > > > > > + struct spi_controller *ctlr = mem->spi->controller; > > > > > > + int ret = -EOPNOTSUPP; > > > > > > + > > > > > > + if (ctlr->mem_ops && ctlr->mem_ops->poll_status) { > > > > > > + ret = spi_mem_access_start(mem); > > > > > > > > > > You should probably check that op is a single byte read before > > > > > accepting the command. > > > > > > > > Please do not discriminate against 8D-8D-8D flashes ;-). > > > > > > Then mask and match should probably be u16 :P. And the check as it is > > > seems a bit lax to me. Drivers will of course be able to reject the op > > > when there's more than one byte (or 16bit word in case of 8D) to read, > > > but it feels like the core could automate that a bit. > > > > The two 8D flashes that are currently supported in SPI NOR both have a > > 1-byte status register. But to read it, the read op should be 2-byte > > long to avoid partial cycles at the end. The second byte is simply > > discarded. > > > > 2-byte wide registers might show up in the future, but for now at least > > we don't have to worry about them. > > Well, I guess it doesn't hurt to take it into account now. I mean, > what's happening on the bus in that case is a 2byte transfer, with the > second byte being ignored, which you can describe with a 16bit mask > of 0xMM00 (assuming big endian transfers here, as done for other ops). Makes sense. > > > > > > > > > > > > > > > > > > > > > + if (ret) > > > > > > + return ret; > > > > > > + > > > > > > + ret = ctlr->mem_ops->poll_status(mem, op, mask, match, timeout); > > > > > > > > > > You also need some sort of ->poll_status_is_supported() to validate > > > > > that the controller supports the status polling for this specific op (I > > > > > > > > I don't think a separate function is needed for checking if the poll > > > > status op is supported. Return value of -EOPNOTSUPP should be able to > > > > signal that. This can also be used to check if Octal DDR capable > > > > controllers are able to poll using 2-byte reads. > > > > > > Yeah, I had something more complex in mind to avoid doing this 'try > > > native mode and fall back on sw-based more if not supported' dance > > > every time a status poll is requested (something similar to what we do > > > for dirmaps, with a status poll desc), but I guess that's a bit > > > premature (and probably uneeded). > > > > I think Mark also suggested something similar. Make the CPU/non-CPU case > > transparent to the caller. I agree with with this direction. Makes the > > caller simpler. > > It's kind of orthogonal to what I was suggesting, but yes, that's > definitely a good idea. We certainly don't want the spi-nor layer to > open code the same logic if the spi-mem layer can do it for us. > > > > > I also mentioned in a reply to this patch that supports_op() should be > > called before the op is executed. That should take care of "base" > > support for the op. The poll-specific checks can go in the poll_status() > > function itself. If either of those say the op is not supported, it > > should fall back to CPU based polling. That's the design that makes the > > most sense to me. > > What I had in mind was more: > > 1/ create a poll desc with spi_mem_create_poll_status_desc(). The > "operation supported" check is done here. The controller can store > all its HW-specific state in there. If the operation is not natively > supported, a SW-based poll descriptor (similar to the SW-based > dirmap) is created > 2/ poll the status with spi_mem_poll_status(). This function is passed > a poll descriptor which helps select the path that should be taken > without having to check every time whether the hardware supports a > specific status polling op. I can also imagine some preparation > being done during the desc creation if that makes sense (preparing > reg values to be written when a status poll request is issued for > instance) > > Anyway, as I said, this sort of optimization might be a bit premature. Indeed, this sounds a bit premature to me too. -- Regards, Pratyush Yadav Texas Instruments Inc.