Received: by 2002:a05:6a10:a852:0:0:0:0 with SMTP id d18csp3508143pxy; Tue, 4 May 2021 04:02:25 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyw1jAAwRadeDirLSI6SjONgbdrjCAgSdLNM6fI8rj6seThKLCBdfGi9PavP3+yMqabaltW X-Received: by 2002:a17:90a:6846:: with SMTP id e6mr21428891pjm.193.1620126145662; Tue, 04 May 2021 04:02:25 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1620126145; cv=none; d=google.com; s=arc-20160816; b=stDFqzgaPAsT4gxZOiFlIdH0BMpbQrFjcbf9ePt3S8yJGQ3R+abe/O31cdltRS7EY7 VhLhIX81ATwlCRgewWCzKZm0GrAoXKJ/CMEsHUJ5aMx0y4tOkXvhsfF4uyABwj4KW8xI 0SqSk5sgrMy0yH73bjqSzLcA+U7Mj0m0h3r/AgJHwf+fSsHBZFeQDiS+azofphJg2Yhi UNrIQW0aOiAaOmU8BsmGu41MgTBWSWYIFqCXffMGETy98vW2zZzYn01ZpbEvLwCPxjh2 5xEVRPb1Mxh+5R2P0ZHul3/tiYtwftRMzlcF+xStmqfNnenxS5+3RUcDeDNXkvCeX2H5 RUkg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:to:from :dkim-signature; bh=ddtby8u0R33cOntLLPoDYh0e5Ss2FvGJIP/FJDn2Hhw=; b=0igN2S+K5efrXo9QtsobivP7QcbumFnKV6tNnvpHASdhDaVQfXiTAECRdb2OD6+ayA tjqIcfwIKLySMK7FFlCsZE/XPY2mUKG50dXmxmRu4+0rEW4H9ppsRxxKWa4dc3ZixnuH cLHnK8nYt+jGC3owyLC5qTSfQyHI8zwMR5tW2rpMoL8rK7fDQCOPj06sPK+97v13bG/u A5tgksg+2j0/G85T9blEhoCQbLGJdQQJMbvbFDj92Y12zSV6mcOah65GV/fHRrgtYn8I WFZ1yUmOdexFCk+Mt8nHS4+gMteqxILrCIAhRfde5kHW2e3nQ2pNJRQ03go6RaqoIB8B BDYg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@sifive.com header.s=google header.b=nK5+3Wxx; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id w9si3350013ply.384.2021.05.04.04.02.05; Tue, 04 May 2021 04:02:25 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@sifive.com header.s=google header.b=nK5+3Wxx; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230384AbhEDLBh (ORCPT + 99 others); Tue, 4 May 2021 07:01:37 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:40032 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230335AbhEDLB3 (ORCPT ); Tue, 4 May 2021 07:01:29 -0400 Received: from mail-pf1-x42a.google.com (mail-pf1-x42a.google.com [IPv6:2607:f8b0:4864:20::42a]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id CBC86C06138F for ; Tue, 4 May 2021 04:00:22 -0700 (PDT) Received: by mail-pf1-x42a.google.com with SMTP id q2so7020814pfh.13 for ; Tue, 04 May 2021 04:00:22 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=sifive.com; s=google; h=from:to:subject:date:message-id:in-reply-to:references:mime-version :content-transfer-encoding; bh=ddtby8u0R33cOntLLPoDYh0e5Ss2FvGJIP/FJDn2Hhw=; b=nK5+3Wxx25GLN15WqSNbNa5E54rLfzDmxI0Zyx+4kxtndBZjOqgHRKxtXL3xzmFwaZ Phwr9DqBdn5N7mGOmyv5OVMBDiycI3bwe4kmUT5N8tKLOL7bgc5jidxVdlwNJqwMST4f 5kmFSaa5emm/cbP02gIoypUR2fqhWCiBXj/inYl9Bly2gCUaZqnLwNIwb1dLY4g1TkD7 DSwJBHHniJ1KdhlV+ruBUzWylUsCtf0/B9DydDYuEifaBV6bQqHHjIcqFFXgxtyrfjNo jv+J6BXLmSqBSaHPUuinLISxMkYQAX7fvQ9umKbFBwmn/yQOvdwIyRZ3P/FbZk9dCBLY 8UNA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=ddtby8u0R33cOntLLPoDYh0e5Ss2FvGJIP/FJDn2Hhw=; b=CNRlMNOa6xFRn72nv4+fG4zJgNiULqQ/1nosnS6q4DvNx7cWL9StH67r4DOnRysQmi HDSf04tQKP8dkNxu6E5LTtrZwv6JUXcIzxuDjnAOqwkgYVcHOh44xS0CeR7syY1/IVKf 97RgfMfoJk+rP9bsDlTcayW7O/1yfF2SoPApymBMYCu1jfPHOqQqJFbYgX1rCZwGOdOq xwUTlWfMo6yR+t0nlUzVvSYgRA8nTk+OVrCpYfpkrEmIj4Wc7GO4LlD8kYgLRnAtg3OL E8dGaO4Bn2vEuKu76MC5aPIRdfoR1buzDcznDAlSgLgGvibclTj/ktsKwbp7EnEabjfB YukQ== X-Gm-Message-State: AOAM532O1VWegkZcRHrV+0qlM6cRibIcI3P9CIj8Or0FXhHtt7gQLrLQ HZKgeC7c6Dm7QCqS+afv1Z1+AQ== X-Received: by 2002:a17:90a:e64e:: with SMTP id ep14mr26936300pjb.103.1620126021903; Tue, 04 May 2021 04:00:21 -0700 (PDT) Received: from hsinchu02.internal.sifive.com (114-34-229-221.HINET-IP.hinet.net. [114.34.229.221]) by smtp.gmail.com with ESMTPSA id k17sm11762529pfa.68.2021.05.04.04.00.18 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Tue, 04 May 2021 04:00:21 -0700 (PDT) From: Greentime Hu To: greentime.hu@sifive.com, paul.walmsley@sifive.com, hes@sifive.com, erik.danie@sifive.com, zong.li@sifive.com, bhelgaas@google.com, robh+dt@kernel.org, aou@eecs.berkeley.edu, mturquette@baylibre.com, sboyd@kernel.org, lorenzo.pieralisi@arm.com, p.zabel@pengutronix.de, alex.dewar90@gmail.com, khilman@baylibre.com, hayashi.kunihiko@socionext.com, vidyas@nvidia.com, jh80.chung@samsung.com, linux-pci@vger.kernel.org, devicetree@vger.kernel.org, linux-riscv@lists.infradead.org, linux-kernel@vger.kernel.org, linux-clk@vger.kernel.org, helgaas@kernel.org Subject: [PATCH v6 2/6] clk: sifive: Use reset-simple in prci driver for PCIe driver Date: Tue, 4 May 2021 18:59:36 +0800 Message-Id: <20210504105940.100004-3-greentime.hu@sifive.com> X-Mailer: git-send-email 2.31.1 In-Reply-To: <20210504105940.100004-1-greentime.hu@sifive.com> References: <20210504105940.100004-1-greentime.hu@sifive.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org We use reset-simple in this patch so that pcie driver can use devm_reset_control_get() to get this reset data structure and use reset_control_deassert() to deassert pcie_power_up_rst_n. Signed-off-by: Greentime Hu Reviewed-by: Philipp Zabel Acked-by: Stephen Boyd --- drivers/clk/sifive/Kconfig | 2 ++ drivers/clk/sifive/sifive-prci.c | 13 +++++++++++++ drivers/clk/sifive/sifive-prci.h | 4 ++++ drivers/reset/Kconfig | 1 + 4 files changed, 20 insertions(+) diff --git a/drivers/clk/sifive/Kconfig b/drivers/clk/sifive/Kconfig index 1c14eb20c066..9132c3c4aa86 100644 --- a/drivers/clk/sifive/Kconfig +++ b/drivers/clk/sifive/Kconfig @@ -10,6 +10,8 @@ if CLK_SIFIVE config CLK_SIFIVE_PRCI bool "PRCI driver for SiFive SoCs" + select RESET_CONTROLLER + select RESET_SIMPLE select CLK_ANALOGBITS_WRPLL_CLN28HPC help Supports the Power Reset Clock interface (PRCI) IP block found in diff --git a/drivers/clk/sifive/sifive-prci.c b/drivers/clk/sifive/sifive-prci.c index 9997a3fa4a38..0d79ba31a793 100644 --- a/drivers/clk/sifive/sifive-prci.c +++ b/drivers/clk/sifive/sifive-prci.c @@ -588,6 +588,19 @@ static int sifive_prci_probe(struct platform_device *pdev) if (IS_ERR(pd->va)) return PTR_ERR(pd->va); + pd->reset.rcdev.owner = THIS_MODULE; + pd->reset.rcdev.nr_resets = PRCI_RST_NR; + pd->reset.rcdev.ops = &reset_simple_ops; + pd->reset.rcdev.of_node = pdev->dev.of_node; + pd->reset.active_low = true; + pd->reset.membase = pd->va + PRCI_DEVICESRESETREG_OFFSET; + spin_lock_init(&pd->reset.lock); + + r = devm_reset_controller_register(&pdev->dev, &pd->reset.rcdev); + if (r) { + dev_err(dev, "could not register reset controller: %d\n", r); + return r; + } r = __prci_register_clocks(dev, pd, desc); if (r) { dev_err(dev, "could not register clocks: %d\n", r); diff --git a/drivers/clk/sifive/sifive-prci.h b/drivers/clk/sifive/sifive-prci.h index 022c67cf053c..91658a88af4e 100644 --- a/drivers/clk/sifive/sifive-prci.h +++ b/drivers/clk/sifive/sifive-prci.h @@ -11,6 +11,7 @@ #include #include +#include #include /* @@ -121,6 +122,8 @@ #define PRCI_DEVICESRESETREG_CHIPLINK_RST_N_MASK \ (0x1 << PRCI_DEVICESRESETREG_CHIPLINK_RST_N_SHIFT) +#define PRCI_RST_NR 7 + /* CLKMUXSTATUSREG */ #define PRCI_CLKMUXSTATUSREG_OFFSET 0x2c #define PRCI_CLKMUXSTATUSREG_TLCLKSEL_STATUS_SHIFT 1 @@ -221,6 +224,7 @@ */ struct __prci_data { void __iomem *va; + struct reset_simple_data reset; struct clk_hw_onecell_data hw_clks; }; diff --git a/drivers/reset/Kconfig b/drivers/reset/Kconfig index 4171c6f76385..0f40dadf5705 100644 --- a/drivers/reset/Kconfig +++ b/drivers/reset/Kconfig @@ -197,6 +197,7 @@ config RESET_SIMPLE - RCC reset controller in STM32 MCUs - Allwinner SoCs - ZTE's zx2967 family + - SiFive FU740 SoCs config RESET_STM32MP157 bool "STM32MP157 Reset Driver" if COMPILE_TEST -- 2.31.1