Received: by 2002:a05:6a10:a852:0:0:0:0 with SMTP id d18csp3867269pxy; Tue, 4 May 2021 11:41:17 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxDd9tHIzR7rKxfmjHeK8grWSIQqx6dTlnEIz/z5MLOC/x5xOF6+TzXBJ4dSO2FEjHwXQue X-Received: by 2002:a50:8a99:: with SMTP id j25mr27188121edj.253.1620153677136; Tue, 04 May 2021 11:41:17 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1620153677; cv=none; d=google.com; s=arc-20160816; b=HB97MOZAXnBpHLoE2RMbAd1FPuU2wrXc4wOjPcTJTsY0V6M+R50kKSpX9/oSgRMAvk kG4D5P8e0M8ZzIjzuy9Gq7ZttkyGNkjfKnGUMIX+QPYex/UQWwICgxAZxv8bBzV2Ugtd V819jUGifCJ9SYm/ZBmhKC/vEI1Q/hQlkJ560TLItCdQtt1rnNDZo6BmP20fV/USOxvR gKBhCeaySBmgfDdoZFzz8xBU+QLEFOk+Sn+2taRtvZmQ+WdKe9YLTnQotcdDdJgtJx/W +OXtRhu+ONIrxDxDo5alNw4d7Y9sq0wDgYzV7+sEOmTqsS9+ZpV8SetZwoVTJq/T25oN bsBA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:message-id:user-agent:references:in-reply-to :subject:cc:to:from:date:content-transfer-encoding:mime-version :dkim-signature; bh=0ruN1QyPa5pgzTAYW8qLgIogd+nOCmxbmXWTOvYv6Kc=; b=tpbu+elO83OpTgm6mplqssFEKGIuTo4akwCRWMBYMNWirPXaEwI54KoQAPGcsxcDHZ NKxEVLgXX3faSbKQz6wMjqQONlXdh04AWINbWc7IuusCUupG7CfvNSiqY6xWhjOYwFtG 5V6P9WjdzI3uFSZEt1mVMZUUniMubrb8AU1cv3eYJih29eG1jCrjNj2XabNmRITj1UAK JW/4XvxV/1mxYGr4PqMAo8ISIZEieuHfAhythWfpbM3JKdXloLqeL2i7vucgyuOq9B6S 7LAm1uMbE14h3erzyYsZGZ7oA7fz9siq4dO3FPTwDzaP6gOSaK98F0I6f5JNiZC6EFBs 7xjg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@walle.cc header.s=mail2016061301 header.b=ceJkiKjZ; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id g2si3401886ejk.687.2021.05.04.11.40.52; Tue, 04 May 2021 11:41:17 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@walle.cc header.s=mail2016061301 header.b=ceJkiKjZ; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231734AbhEDSj2 (ORCPT + 99 others); Tue, 4 May 2021 14:39:28 -0400 Received: from ssl.serverraum.org ([176.9.125.105]:42901 "EHLO ssl.serverraum.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230086AbhEDSj1 (ORCPT ); Tue, 4 May 2021 14:39:27 -0400 Received: from ssl.serverraum.org (web.serverraum.org [172.16.0.2]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by ssl.serverraum.org (Postfix) with ESMTPSA id AFCC92224F; Tue, 4 May 2021 20:38:29 +0200 (CEST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=walle.cc; s=mail2016061301; t=1620153511; h=from:from:reply-to:subject:subject:date:date:message-id:message-id: to:to:cc:cc:mime-version:mime-version:content-type:content-type: content-transfer-encoding:content-transfer-encoding: in-reply-to:in-reply-to:references:references; bh=0ruN1QyPa5pgzTAYW8qLgIogd+nOCmxbmXWTOvYv6Kc=; b=ceJkiKjZIahSfr0KijAN7qNEH/jCOpLKquM9/3RINl3bo1izvtbgLUC7s7vNjCYc3+u7LH 4t+PvcRX44a2hH+UseSAW4o0+iXulDQ9OTGX4RwCgMAaNMfbcgCAJyr/UVLZZS0zNh0LBT xRNiHXhYPWr34v4IJ7Qpd/t1Qss/sxo= MIME-Version: 1.0 Content-Type: text/plain; charset=US-ASCII; format=flowed Content-Transfer-Encoding: 7bit Date: Tue, 04 May 2021 20:38:29 +0200 From: Michael Walle To: Vladimir Oltean Cc: xiaoliang.yang_1@nxp.com, Arvid.Brodin@xdin.com, UNGLinuxDriver@microchip.com, alexandre.belloni@bootlin.com, allan.nielsen@microchip.com, andre.guedes@linux.intel.com, claudiu.manoil@nxp.com, colin.king@canonical.com, davem@davemloft.net, idosch@mellanox.com, ivan.khoronzhuk@linaro.org, jiri@mellanox.com, joergen.andreasen@microchip.com, leoyang.li@nxp.com, linux-kernel@vger.kernel.org, m-karicheri2@ti.com, michael.chan@broadcom.com, mingkai.hu@nxp.com, netdev@vger.kernel.org, po.liu@nxp.com, saeedm@mellanox.com, vinicius.gomes@intel.com, vladimir.oltean@nxp.com, yuehaibing@huawei.com Subject: Re: [net-next] net: dsa: felix: disable always guard band bit for TAS config In-Reply-To: <20210504181833.w2pecbp2qpuiactv@skbuf> References: <20210419102530.20361-1-xiaoliang.yang_1@nxp.com> <20210504170514.10729-1-michael@walle.cc> <20210504181833.w2pecbp2qpuiactv@skbuf> User-Agent: Roundcube Webmail/1.4.11 Message-ID: X-Sender: michael@walle.cc Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi Vladimir, Am 2021-05-04 20:18, schrieb Vladimir Oltean: > On Tue, May 04, 2021 at 07:05:14PM +0200, Michael Walle wrote: >> Hi, >> >> > ALWAYS_GUARD_BAND_SCH_Q bit in TAS config register is descripted as >> > this: >> > 0: Guard band is implemented for nonschedule queues to schedule >> > queues transition. >> > 1: Guard band is implemented for any queue to schedule queue >> > transition. >> > >> > The driver set guard band be implemented for any queue to schedule queue >> > transition before, which will make each GCL time slot reserve a guard >> > band time that can pass the max SDU frame. Because guard band time could >> > not be set in tc-taprio now, it will use about 12000ns to pass 1500B max >> > SDU. This limits each GCL time interval to be more than 12000ns. >> > >> > This patch change the guard band to be only implemented for nonschedule >> > queues to schedule queues transition, so that there is no need to reserve >> > guard band on each GCL. Users can manually add guard band time for each >> > schedule queues in their configuration if they want. >> >> >> As explained in another mail in this thread, all queues are marked as >> scheduled. So this is actually a no-op, correct? It doesn't matter if >> it set or not set for now. Dunno why we even care for this bit then. > > It matters because ALWAYS_GUARD_BAND_SCH_Q reduces the available > throughput when set. Ahh, I see now. All queues are "scheduled" but the guard band only applies for "non-scheduled" -> "scheduled" transitions. So the guard band is never applied, right? Is that really what we want? >> > Signed-off-by: Xiaoliang Yang >> > --- >> > drivers/net/dsa/ocelot/felix_vsc9959.c | 8 ++++++-- >> > 1 file changed, 6 insertions(+), 2 deletions(-) >> > >> > diff --git a/drivers/net/dsa/ocelot/felix_vsc9959.c b/drivers/net/dsa/ocelot/felix_vsc9959.c >> > index 789fe08cae50..2473bebe48e6 100644 >> > --- a/drivers/net/dsa/ocelot/felix_vsc9959.c >> > +++ b/drivers/net/dsa/ocelot/felix_vsc9959.c >> > @@ -1227,8 +1227,12 @@ static int vsc9959_qos_port_tas_set(struct ocelot *ocelot, int port, >> > if (taprio->num_entries > VSC9959_TAS_GCL_ENTRY_MAX) >> > return -ERANGE; >> > >> > - ocelot_rmw(ocelot, QSYS_TAS_PARAM_CFG_CTRL_PORT_NUM(port) | >> > - QSYS_TAS_PARAM_CFG_CTRL_ALWAYS_GUARD_BAND_SCH_Q, >> > + /* Set port num and disable ALWAYS_GUARD_BAND_SCH_Q, which means set >> > + * guard band to be implemented for nonschedule queues to schedule >> > + * queues transition. >> > + */ >> > + ocelot_rmw(ocelot, >> > + QSYS_TAS_PARAM_CFG_CTRL_PORT_NUM(port), >> > QSYS_TAS_PARAM_CFG_CTRL_PORT_NUM_M | >> > QSYS_TAS_PARAM_CFG_CTRL_ALWAYS_GUARD_BAND_SCH_Q, >> > QSYS_TAS_PARAM_CFG_CTRL); >> >> Anyway, I don't think this the correct place for this: >> (1) it isn't per port, but a global bit, but here its done per port. > > I don't understand. According to the documentation, selecting the port > whose time-aware shaper you are configuring is done through > QSYS::TAS_PARAM_CFG_CTRL.PORT_NUM. According to the LS1028A RM: PORT_NUM Specifies the port number to which the TAS_PARAMS register configurations (CFG_REG_1 to CFG_REG_5, TIME_INTERVAL and GATE_STATE) need to be applied. I guess this work together with CONFIG_CHANGE and applies the mentions registers in an atomic way (or at a given time). There is no mention of the ALWAYS_GUARD_BAND_SCH_Q bit nor the register TAS_PARAM_CFG_CTRL. But the ALWAYS_GUARD_BAND_SCH_Q mention its "Global configuration". That together with the fact that it can't be read back (unless I'm missing something), led me to the conclusion that this bit is global for the whole switch. I may be wrong. But in any case, (2) is more severe IMHO. >> (2) rmw, I presume is read-modify-write. and there is one bit >> CONFIG_CHAGE >> which is set by software and cleared by hardware. What happens if >> it >> will be cleared right after we read it. Then it will be set again, >> no? >> >> So if we really care about this bit, shouldn't this be moved to switch >> initialization then? > > May I know what drew your attention to this patch? Is there something > wrong? -michael