Received: by 2002:a05:6a10:a852:0:0:0:0 with SMTP id d18csp811179pxy; Wed, 5 May 2021 14:41:04 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxdxlAsTXiCmMhPM6huHwM8mdMmifXjy2vpXlfTmSxFh0UW26xzEtzSskJ7nWFCdNTIaJVN X-Received: by 2002:a17:906:29ce:: with SMTP id y14mr805206eje.189.1620250864522; Wed, 05 May 2021 14:41:04 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1620250864; cv=none; d=google.com; s=arc-20160816; b=og1L7cOjcl/WT71E10sBf9sQH/kgYVUblph+jfz1zRpKiPLPujZcpAVGAejz8HV8VL /l8sSgk9p4ra/mu0meg4O6+1NWfgmuaLqwUWgAVZBVW1MxqT/SnnMwhZCvTznmAtDj4e 03iIBDvi1Ehl+zQFUKcF9wYDHHd+kEQzRsV70Xt7VGh7HMvuRIO0pZoc2Nhy7wwfvcut Q4tzNWfj18J42YvmH0XWn094skKqeOm0hUuk3IevEcD1QknlgVaLKMiZG/hdXjoYw4YZ nEj/kZSnZ0eQd43bcBkqVYlyEq1dw5e+wdBmmbQIv25wKi4aCDQadvnIgeyqVQB8EZ4j 1YlQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=EiBQGXYFrfCnZUi3Qrj72wva/FJNobB/Gmt17VjquqY=; b=c1gIrrvSoTs6N8Z+gHO3SvQTu7pUTpjsaUnsSifIrpN3X6MUuAMwqGMIJCwf51/3Zb x81V9RYbuA2kPyNks168wAmiwk685b+vdm4NLJi8b935KGdzaljNK0EC2OS4UI+VmnCe 3KVeTGcMlx+0HnObjndS61Vgzwe/XGHzAKOiY/e0aNYaKTVypyfsWMjygYt8yX7W45up A8wPiTR3TMuhseujsiklY5FcgWcqFR9imYRx9b0UmqI3+TMkz8ikFRRzJKcY/qcVMphc d20SfXvksE8mtNCrVj+Xk58+j5jPTlgnqDvS9CiIWpzk1OsG/Jwnz+AEwyW+E9m/kPJH uynQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=MWoU747x; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id cx22si516307edb.175.2021.05.05.14.40.41; Wed, 05 May 2021 14:41:04 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=MWoU747x; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234387AbhEEVjz (ORCPT + 99 others); Wed, 5 May 2021 17:39:55 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:49816 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S234357AbhEEVjx (ORCPT ); Wed, 5 May 2021 17:39:53 -0400 Received: from mail-pj1-x1032.google.com (mail-pj1-x1032.google.com [IPv6:2607:f8b0:4864:20::1032]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id C352EC061761 for ; Wed, 5 May 2021 14:38:56 -0700 (PDT) Received: by mail-pj1-x1032.google.com with SMTP id ge1so1669077pjb.2 for ; Wed, 05 May 2021 14:38:56 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=EiBQGXYFrfCnZUi3Qrj72wva/FJNobB/Gmt17VjquqY=; b=MWoU747xjoIPLLFuMd9w7vEB7A2x9fDTPO4vH7gdS640PAUoRBjxYrI43DAZXvgfyi NNftfA4WsfW4ch21kfISSrmHuZUsmU7Z9fWVVQWu8Wy0VqRLu11SD5Vgv3tJYLYndAQb k3hvxfX1eZci72giEqdTfhGI2Nsk6EcpKzOAKgBvGi01pb0NlcNIGTyTl5QLrCfoZRuv sYaaT72JeTVA3RBwqdqPYFgWe9wtwCUWNBdKEba5R2badAAId53SkIpdK2Yll4S5TPOr owXBfD1Y/1Sv6QSHYsD7q0ZW4DfmZ7y/JZ/8GRbJpddSKxzFGvHri8EC9gaySeC7vVCA OtzQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=EiBQGXYFrfCnZUi3Qrj72wva/FJNobB/Gmt17VjquqY=; b=c3delJ0ebxbMLXYAoZKnjanCSIm6vJm6VvW8jYrf7b3LTwiINi8EGKcbf8MKABpkLk lwNMJyXZoc+qwKgshhenZeFFeQWMwldlLe6uNt37m7+fYq0+2pfsMzQ9sx0TgPvkfN2j 4kUEqqRRG9zjbG8h/Kr3XBokrQmy0w2ajrYZwD2r7BqIKwpvmu9N0kiagU2RvPCZN6Io vTY7pdAoj0D3uFddCwAvOHsWNS+xxrP5tMJHnK3kdr4ZJR1NKMHpJ1FljoBjRv3LnePv X4ztbZ/3AMAFDlfTaKBghkNv89v2WUALAR+dlz1xNtZGRSWHJAIUBnSVWqXgQ2l5Cb8c bdtw== X-Gm-Message-State: AOAM5325w8kE7y4nrwCJ69XL/9ylhIG00aWzGNHQknJGK7/XmKvnc3Xh hJqS+pwQJCLj2mpSRyYVJeHJCw== X-Received: by 2002:a17:90a:3e0f:: with SMTP id j15mr736891pjc.70.1620250736310; Wed, 05 May 2021 14:38:56 -0700 (PDT) Received: from localhost.localdomain.name ([223.235.141.68]) by smtp.gmail.com with ESMTPSA id z26sm167031pfq.86.2021.05.05.14.38.50 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 05 May 2021 14:38:55 -0700 (PDT) From: Bhupesh Sharma To: linux-arm-msm@vger.kernel.org Cc: bhupesh.sharma@linaro.org, Thara Gopinath , Bjorn Andersson , Rob Herring , Andy Gross , Herbert Xu , "David S . Miller" , Stephen Boyd , Michael Turquette , Vinod Koul , dmaengine@vger.kernel.org, linux-clk@vger.kernel.org, linux-crypto@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, bhupesh.linux@gmail.com Subject: [PATCH v2 09/17] crypto: qce: core: Add support to initialize interconnect path Date: Thu, 6 May 2021 03:07:23 +0530 Message-Id: <20210505213731.538612-10-bhupesh.sharma@linaro.org> X-Mailer: git-send-email 2.30.2 In-Reply-To: <20210505213731.538612-1-bhupesh.sharma@linaro.org> References: <20210505213731.538612-1-bhupesh.sharma@linaro.org> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Thara Gopinath Crypto engine on certain Snapdragon processors like sm8150, sm8250, sm8350 etc. requires interconnect path between the engine and memory to be explicitly enabled and bandwidth set prior to any operations. Add support in the qce core to enable the interconnect path appropriately. Cc: Bjorn Andersson Cc: Rob Herring Cc: Andy Gross Cc: Herbert Xu Cc: David S. Miller Cc: Stephen Boyd Cc: Michael Turquette Cc: Vinod Koul Cc: dmaengine@vger.kernel.org Cc: linux-clk@vger.kernel.org Cc: linux-crypto@vger.kernel.org Cc: devicetree@vger.kernel.org Cc: linux-kernel@vger.kernel.org Cc: bhupesh.linux@gmail.com Signed-off-by: Bhupesh Sharma [Make header file inclusion alphabetical] Signed-off-by: Thara Gopinath --- drivers/crypto/qce/core.c | 35 ++++++++++++++++++++++++++++------- drivers/crypto/qce/core.h | 1 + 2 files changed, 29 insertions(+), 7 deletions(-) diff --git a/drivers/crypto/qce/core.c b/drivers/crypto/qce/core.c index 80b75085c265..92a0ff1d357e 100644 --- a/drivers/crypto/qce/core.c +++ b/drivers/crypto/qce/core.c @@ -5,6 +5,7 @@ #include #include +#include #include #include #include @@ -21,6 +22,8 @@ #define QCE_MAJOR_VERSION5 0x05 #define QCE_QUEUE_LENGTH 1 +#define QCE_DEFAULT_MEM_BANDWIDTH 393600 + static const struct qce_algo_ops *qce_ops[] = { #ifdef CONFIG_CRYPTO_DEV_QCE_SKCIPHER &skcipher_ops, @@ -202,21 +205,35 @@ static int qce_crypto_probe(struct platform_device *pdev) if (ret < 0) return ret; + qce->mem_path = of_icc_get(qce->dev, "memory"); + if (IS_ERR(qce->mem_path)) + return PTR_ERR(qce->mem_path); + qce->core = devm_clk_get(qce->dev, "core"); - if (IS_ERR(qce->core)) - return PTR_ERR(qce->core); + if (IS_ERR(qce->core)) { + ret = PTR_ERR(qce->core); + goto err_mem_path_put; + } qce->iface = devm_clk_get(qce->dev, "iface"); - if (IS_ERR(qce->iface)) - return PTR_ERR(qce->iface); + if (IS_ERR(qce->iface)) { + ret = PTR_ERR(qce->iface); + goto err_mem_path_put; + } qce->bus = devm_clk_get(qce->dev, "bus"); - if (IS_ERR(qce->bus)) - return PTR_ERR(qce->bus); + if (IS_ERR(qce->bus)) { + ret = PTR_ERR(qce->bus); + goto err_mem_path_put; + } + + ret = icc_set_bw(qce->mem_path, QCE_DEFAULT_MEM_BANDWIDTH, QCE_DEFAULT_MEM_BANDWIDTH); + if (ret) + goto err_mem_path_put; ret = clk_prepare_enable(qce->core); if (ret) - return ret; + goto err_mem_path_disable; ret = clk_prepare_enable(qce->iface); if (ret) @@ -256,6 +273,10 @@ static int qce_crypto_probe(struct platform_device *pdev) clk_disable_unprepare(qce->iface); err_clks_core: clk_disable_unprepare(qce->core); +err_mem_path_disable: + icc_set_bw(qce->mem_path, 0, 0); +err_mem_path_put: + icc_put(qce->mem_path); return ret; } diff --git a/drivers/crypto/qce/core.h b/drivers/crypto/qce/core.h index 085774cdf641..228fcd69ec51 100644 --- a/drivers/crypto/qce/core.h +++ b/drivers/crypto/qce/core.h @@ -35,6 +35,7 @@ struct qce_device { void __iomem *base; struct device *dev; struct clk *core, *iface, *bus; + struct icc_path *mem_path; struct qce_dma_data dma; int burst_size; unsigned int pipe_pair_id; -- 2.30.2