Received: by 2002:a05:6a10:a852:0:0:0:0 with SMTP id d18csp818818pxy; Wed, 5 May 2021 14:56:21 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwPpbWoGXvJ7+D2WrUtgxghlPtmkpltG/b3Wr6Hk0luxKZzwhexVJBkjscj77wV/P0kG820 X-Received: by 2002:a05:6402:1ca3:: with SMTP id cz3mr1186513edb.108.1620251780819; Wed, 05 May 2021 14:56:20 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1620251780; cv=none; d=google.com; s=arc-20160816; b=w6QfQxDDjEsEoZXf7ThziBroF2QvNDKwdXnkcE0/xTYQZb4nXriS9ShowMyMPqoJYB Cc+6pc71nglL3uzEI3BYS2T+zVblzRX1nNxCJMy8g+6qK1ZpzYAIendJdqjkAcncr8O6 66Sg9szNnBYzfmaLrFiVR8JKW6lAyMPo+lDeYYjjmPuZCJYu1OQduLLQy6RFISptWVrw LqfYPeUlwUSWECael51I1pGENOKVRi6HUiRo4QVJdzGGg6ddnLdBrr1oKxQ8le8UlKrn MsBWYitH1T/JARl/Flet46yDyQ1QLPfepxfxcs8OvWORiGuaH83qIhD5t34aVD+qEtom BSGw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:to:from; bh=1lPmqVHA/UNnXi6zsMWtVQiOT2/AAuKZm66UM5+v6T4=; b=YpiZ13kPQwUWVAr4KTp/ehdCJNTzOFo3eU7QCm1cqMytKB1ionDAoQKW6knaDxGCVD dcLuLGrP2/yz38joCSEckfFw4WmzWZGXTXNKLnbvbrh8yi8qKEuAmpghNU833QHyESb3 oMgVAmM9SQFqUFJ29/+SxJHohppLDBKOlAlEHEvpY2hvZ9cXTWv5VmIeC1w6GSDz1y53 SC5XvdRdrAcdLUofMUKOjB1BiRCzXHZyDDfe1DONzoy8SXr8L2xG4U40LWFrC9GucV9r lmUXrYQ4GCZfEVGpN8Yn575wzgSVxIQL+Ay0TN01kond3ecKxfnsHUWg0VVqTipz6t/C 179A== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id n24si491028eja.255.2021.05.05.14.55.57; Wed, 05 May 2021 14:56:20 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234954AbhEERWg (ORCPT + 99 others); Wed, 5 May 2021 13:22:36 -0400 Received: from srv6.fidu.org ([159.69.62.71]:40808 "EHLO srv6.fidu.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S239966AbhEERP5 (ORCPT ); Wed, 5 May 2021 13:15:57 -0400 Received: from localhost (localhost.localdomain [127.0.0.1]) by srv6.fidu.org (Postfix) with ESMTP id A9C9EC800A8; Wed, 5 May 2021 19:14:58 +0200 (CEST) X-Virus-Scanned: Debian amavisd-new at srv6.fidu.org Received: from srv6.fidu.org ([127.0.0.1]) by localhost (srv6.fidu.org [127.0.0.1]) (amavisd-new, port 10026) with LMTP id OCZX5XV-A9iL; Wed, 5 May 2021 19:14:58 +0200 (CEST) Received: from wsembach-tuxedo.fritz.box (p200300e37F39860005A4018A54F094b9.dip0.t-ipconnect.de [IPv6:2003:e3:7f39:8600:5a4:18a:54f0:94b9]) (Authenticated sender: wse@tuxedocomputers.com) by srv6.fidu.org (Postfix) with ESMTPA id 62BB6C800B5; Wed, 5 May 2021 19:14:58 +0200 (CEST) From: Werner Sembach To: wse@tuxedocomputers.com, ville.syrjala@linux.intel.com, airlied@linux.ie, daniel@ffwll.ch, intel-gfx@lists.freedesktop.org, dri-devel@lists.freedesktop.org, linux-kernel@vger.kernel.org Subject: [PATCH 3/3] Use YCbCr420 as fallback when RGB fails Date: Wed, 5 May 2021 19:14:53 +0200 Message-Id: <20210505171453.1403560-4-wse@tuxedocomputers.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20210505171453.1403560-1-wse@tuxedocomputers.com> References: <20210505171453.1403560-1-wse@tuxedocomputers.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org When encoder validation of a display mode fails, retry with less bandwidth heavy YCbCr420 color mode, if available. This enables some HDMI 1.4 setups to support 4k60Hz output, which previously failed silently. AMDGPU had nearly the exact same issue. This problem description is therefore copied from my commit message of the AMDGPU patch. On some setups, while the monitor and the gpu support display modes with pixel clocks of up to 600MHz, the link encoder might not. This prevents YCbCr444 and RGB encoding for 4k60Hz, but YCbCr420 encoding might still be possible. However, which color mode is used is decided before the link encoder capabilities are checked. This patch fixes the problem by retrying to find a display mode with YCbCr420 enforced and using it, if it is valid. Signed-off-by: Werner Sembach --- Now with the suggestes change as it does makes a difference ^^ From dc2fb79273f2c75a08b76bf912949ff3e433056b Mon Sep 17 00:00:00 2001 From: Werner Sembach Date: Mon, 3 May 2021 16:23:17 +0200 Subject: [PATCH 3/3] Use YCbCr420 as fallback when RGB fails --- drivers/gpu/drm/i915/display/intel_hdmi.c | 23 ++++++++++++++++++++--- 1 file changed, 20 insertions(+), 3 deletions(-) diff --git a/drivers/gpu/drm/i915/display/intel_hdmi.c b/drivers/gpu/drm/i915/display/intel_hdmi.c index b0201d4f27eb..5af6aef0acbf 100644 --- a/drivers/gpu/drm/i915/display/intel_hdmi.c +++ b/drivers/gpu/drm/i915/display/intel_hdmi.c @@ -1897,6 +1897,7 @@ intel_hdmi_mode_valid(struct drm_connector *connector, int clock = mode->clock; int max_dotclk = to_i915(connector->dev)->max_dotclk_freq; bool has_hdmi_sink = intel_has_hdmi_sink(hdmi, connector->state); + bool ycbcr_420_only; if (mode->flags & DRM_MODE_FLAG_DBLSCAN) return MODE_NO_DBLESCAN; @@ -1913,12 +1914,20 @@ intel_hdmi_mode_valid(struct drm_connector *connector, clock *= 2; } - if (drm_mode_is_420_only(&connector->display_info, mode)) + ycbcr_420_only = drm_mode_is_420_only(&connector->display_info, mode); + if (ycbcr_420_only) clock /= 2; status = intel_hdmi_mode_clock_valid(hdmi, clock, has_hdmi_sink); - if (status != MODE_OK) - return status; + if (status != MODE_OK) { + if (ycbcr_420_only || !connector->ycbcr_420_allowed || !drm_mode_is_420_also(&connector->display_info, mode)) + return status; + + clock /= 2; + status = intel_hdmi_mode_clock_valid(hdmi, clock, has_hdmi_sink); + if (status != MODE_OK) + return status; + } return intel_mode_valid_max_plane_size(dev_priv, mode, false); } @@ -2125,6 +2134,14 @@ static int intel_hdmi_compute_output_format(struct intel_encoder *encoder, } ret = intel_hdmi_compute_clock(encoder, crtc_state); + if (ret) { + if (crtc_state->output_format != INTEL_OUTPUT_FORMAT_YCBCR420 && + connector->ycbcr_420_allowed && + drm_mode_is_420_also(&connector->display_info, adjusted_mode)) { + crtc_state->output_format = INTEL_OUTPUT_FORMAT_YCBCR420; + ret = intel_hdmi_compute_clock(encoder, crtc_state); + } + } return ret; } -- 2.25.1