Received: by 2002:a05:6a10:a852:0:0:0:0 with SMTP id d18csp1339459pxy; Thu, 6 May 2021 06:08:14 -0700 (PDT) X-Google-Smtp-Source: ABdhPJx6w5zbSOj8tUUOeLpUG3SWYk/rGylMiqO11FTF8ztxRpq9pFp/9iuQtScO1SWuOolNyxNm X-Received: by 2002:a05:6402:3594:: with SMTP id y20mr5012958edc.226.1620306493970; Thu, 06 May 2021 06:08:13 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1620306493; cv=none; d=google.com; s=arc-20160816; b=F096YqMpAoIRy4E4z9JBx78/65jtrxJnXeoM9sgjcLHG+8UweysmM96U0v+PCPmZce dsOvzWEsZHWu1D2rLQKtXuDGJHJUxnl/TGIbiUIu+QmvlTD/OBYaTlpgB0XOpC6gjg9j HiNrjF9PMCfUzZv0ML191RzF1y/5YxQzQDG1u+VZbznIpBp7VyIqFoaJnFzL0RJ5eW+H l230SNgdxPbiS9Q9pek6ktWYeciWHBd8qjTzPA7hXVObXq8bPok3dS8COlXbQbbonP7K te1pUnFjy9bunPfER4OolGP7nNyinvkPu+bmFpek1MRT/SC/FIhsTn903R8D7z2boX4o dpkw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:user-agent:in-reply-to:content-disposition :mime-version:references:message-id:subject:cc:to:from:date; bh=09BR9Jf1lfvKoPORi2+pxuEbY349uGSiViMveF3/YW8=; b=ovHvdaziFJCUV4KWxfPZuICalWPcvyChABRNI3Kaui2Fsbr/PRDZctfnr2FksLXz7s 4xyS3ZGiABDoqQ19eWcLtXE9woWti6LW4FrBqLl59GB4ikBAwsju6rSMd8nTxIEx/5kC 3K8PyGDUWULs3Z6xgf+pftonBJ3NYTgl5hwnESCR3GUvEBECLIy7Nt67m8ZVxAs9PgNJ YTc1Z9tA7Svq3lIxhi4c89z5FjlFRnh8DRrEHCEh5vkIHW+ZcrGOlTR1GhJKgTTeQ37O YxQvkWh000yzRV5aMX2ueSpfjURZ9fHS16xkIbw2Mj6P5Abd2RCalzoPkypfXJLFJCZN Yztg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id nb27si2245568ejc.548.2021.05.06.06.07.49; Thu, 06 May 2021 06:08:13 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233521AbhEFNGr (ORCPT + 99 others); Thu, 6 May 2021 09:06:47 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:56568 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S233053AbhEFNGq (ORCPT ); Thu, 6 May 2021 09:06:46 -0400 Received: from metis.ext.pengutronix.de (metis.ext.pengutronix.de [IPv6:2001:67c:670:201:290:27ff:fe1d:cc33]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id B758BC061574 for ; Thu, 6 May 2021 06:05:48 -0700 (PDT) Received: from pty.hi.pengutronix.de ([2001:67c:670:100:1d::c5]) by metis.ext.pengutronix.de with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.92) (envelope-from ) id 1ledhI-0001o9-0k; Thu, 06 May 2021 15:05:44 +0200 Received: from ore by pty.hi.pengutronix.de with local (Exim 4.89) (envelope-from ) id 1ledhG-0003xm-8g; Thu, 06 May 2021 15:05:42 +0200 Date: Thu, 6 May 2021 15:05:42 +0200 From: Oleksij Rempel To: Vladimir Oltean Cc: Woojung Huh , Andrew Lunn , Florian Fainelli , Russell King , netdev@vger.kernel.org, linux-kernel@vger.kernel.org, Vivien Didelot , Michael Grzeschik , kernel@pengutronix.de, Jakub Kicinski , UNGLinuxDriver@microchip.com, "David S. Miller" Subject: Re: [RFC PATCH v1 2/9] net: dsa: microchip: ksz8795: add phylink support Message-ID: <20210506130542.2j3pnq7t5ydxssyo@pengutronix.de> References: <20210505092025.8785-1-o.rempel@pengutronix.de> <20210505092025.8785-3-o.rempel@pengutronix.de> <20210506121321.kny72yc5gx35pyms@skbuf> MIME-Version: 1.0 Content-Type: text/plain; charset=utf-8 Content-Disposition: inline In-Reply-To: <20210506121321.kny72yc5gx35pyms@skbuf> X-Sent-From: Pengutronix Hildesheim X-URL: http://www.pengutronix.de/ X-IRC: #ptxdist @freenode X-Accept-Language: de,en X-Accept-Content-Type: text/plain X-Uptime: 15:01:15 up 155 days, 3:07, 49 users, load average: 0.09, 0.07, 0.02 User-Agent: NeoMutt/20170113 (1.7.2) X-SA-Exim-Connect-IP: 2001:67c:670:100:1d::c5 X-SA-Exim-Mail-From: ore@pengutronix.de X-SA-Exim-Scanned: No (on metis.ext.pengutronix.de); SAEximRunCond expanded to false X-PTX-Original-Recipient: linux-kernel@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi Vladimir, On Thu, May 06, 2021 at 03:13:21PM +0300, Vladimir Oltean wrote: > Hi Oleksij, > > On Wed, May 05, 2021 at 11:20:18AM +0200, Oleksij Rempel wrote: > > From: Michael Grzeschik > > > > This patch adds the phylink support to the ksz8795 driver, since > > phylib is obsolete for dsa drivers. > > > > Signed-off-by: Michael Grzeschik > > Signed-off-by: Oleksij Rempel > > --- > > drivers/net/dsa/microchip/ksz8795.c | 73 +++++++++++++++++++++++++++++ > > 1 file changed, 73 insertions(+) > > > > diff --git a/drivers/net/dsa/microchip/ksz8795.c b/drivers/net/dsa/microchip/ksz8795.c > > index 4ca352fbe81c..0ddaf2547f18 100644 > > --- a/drivers/net/dsa/microchip/ksz8795.c > > +++ b/drivers/net/dsa/microchip/ksz8795.c > > @@ -18,6 +18,7 @@ > > #include > > #include > > #include > > +#include > > > > #include "ksz_common.h" > > #include "ksz8795_reg.h" > > @@ -1420,11 +1421,83 @@ static int ksz8_setup(struct dsa_switch *ds) > > return 0; > > } > > > > +static int ksz_get_state(struct dsa_switch *ds, int port, > > + struct phylink_link_state *state) > > +{ > > + struct ksz_device *dev = ds->priv; > > + struct ksz8 *ksz8 = dev->priv; > > + const u8 *regs = ksz8->regs; > > + u8 speed, link; > > + > > + ksz_pread8(dev, port, regs[P_LINK_STATUS], &link); > > + ksz_pread8(dev, port, regs[P_SPEED_STATUS], &speed); > > + > > + state->link = !!(link & PORT_STAT_LINK_GOOD); > > + if (state->link) { > > + state->speed = > > + (speed & PORT_STAT_SPEED_100MBIT) ? SPEED_100 : SPEED_10; > > + state->duplex = > > + (speed & PORT_STAT_FULL_DUPLEX) ? DUPLEX_FULL : DUPLEX_HALF; > > + } > > + > > + return 0; > > +} > > + > > +static void ksz_validate(struct dsa_switch *ds, int port, > > + unsigned long *supported, > > + struct phylink_link_state *state) > > +{ > > + __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, }; > > + struct ksz_device *dev = ds->priv; > > + > > + if (port == dev->cpu_port) { > > + if ((state->interface != PHY_INTERFACE_MODE_RMII) && > > + (state->interface != PHY_INTERFACE_MODE_MII)) > > + goto unsupported; > > + } else if (port > dev->port_cnt) { > > + bitmap_zero(supported, __ETHTOOL_LINK_MODE_MASK_NBITS); > > + dev_err(ds->dev, "Unsupported port: %i\n", port); > > + return; > > + } else { > > + if (state->interface != PHY_INTERFACE_MODE_INTERNAL) > > + goto unsupported; > > + } > > + > > + /* Allow all the expected bits */ > > + phylink_set_port_modes(mask); > > + phylink_set(mask, Autoneg); > > + > > + phylink_set(mask, Pause); > > + /* Silicon Errata Sheet (DS80000830A): Asym_Pause limit to port 2 */ > > + if (port || !ksz_is_ksz88x3(dev)) > > + phylink_set(mask, Asym_Pause); > > + > > + /* 10M and 100M are only supported */ > > + phylink_set(mask, 10baseT_Half); > > + phylink_set(mask, 10baseT_Full); > > + phylink_set(mask, 100baseT_Half); > > + phylink_set(mask, 100baseT_Full); > > + > > + bitmap_and(supported, supported, mask, > > + __ETHTOOL_LINK_MODE_MASK_NBITS); > > + bitmap_and(state->advertising, state->advertising, mask, > > + __ETHTOOL_LINK_MODE_MASK_NBITS); > > + > > + return; > > + > > +unsupported: > > + bitmap_zero(supported, __ETHTOOL_LINK_MODE_MASK_NBITS); > > + dev_err(ds->dev, "Unsupported interface: %d, port: %d\n", > > + state->interface, port); > > +} > > + > > static const struct dsa_switch_ops ksz8_switch_ops = { > > .get_tag_protocol = ksz8_get_tag_protocol, > > .setup = ksz8_setup, > > .phy_read = ksz_phy_read16, > > .phy_write = ksz_phy_write16, > > + .phylink_validate = ksz_validate, > > + .phylink_mac_link_state = ksz_get_state, > > .phylink_mac_link_down = ksz_mac_link_down, > > .port_enable = ksz_enable_port, > > .get_strings = ksz8_get_strings, > > -- > > 2.29.2 > > > > I've asked Prasanna about this too, but for one reason or another I am > still not edified. Is this change a compliance thing, or do you actually > gain anything at all from phylink? > https://patchwork.kernel.org/project/netdevbpf/patch/20210422094257.1641396-6-prasanna.vengateshan@microchip.com/ > What made you submit the patch? This switch has proper flow control only on one port, see Module 4: Port 1 does not respond to received flow control PAUSE frames: http://ww1.microchip.com/downloads/en/DeviceDoc/KSZ8873-Errata-DS80000830A.pdf With phylink we can disable Pause here, instead of bypassing it to the PHY driver. Regards, Oleksij -- Pengutronix e.K. | | Steuerwalder Str. 21 | http://www.pengutronix.de/ | 31137 Hildesheim, Germany | Phone: +49-5121-206917-0 | Amtsgericht Hildesheim, HRA 2686 | Fax: +49-5121-206917-5555 |