Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp2495577pxj; Mon, 10 May 2021 04:30:20 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyf/QmrCojoP8ZvEh4vP1G8WhCGBjxAqH7C9+ohBl4SzVGSNEGglQXyiyxgZ/5G0mJDaJ3h X-Received: by 2002:a05:6402:416:: with SMTP id q22mr28971585edv.204.1620646220109; Mon, 10 May 2021 04:30:20 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1620646220; cv=none; d=google.com; s=arc-20160816; b=I6zk9JXNTQCSNVpyN9kM+x/8GZiF7J+mQySc3QhPEcatDvGaxHG/JOJ4Ysl7cb9GTX hcNdtfvY0HYFmZ45fNnfBcqK3cnUiIE7r2TlU59k3yXBWKpV0q7BeYvO2vUu3IC66F8o zEKXAtEjP8fvLlCAoyfctROS4EU6PryOKZ5SJEjVqiCqM45vlzQbNhXNp7v2ZExO2BfM uLMEQ0RuCrZ122F66F5ChGV/dzuXzngq6ku3j359ujKdaSSWk48cspECcSniKDcwvYfO Y8khF8DD9boTItYR3RWcAUsFkZifb6x+9RXindZehF/XHUlPZWNUHV89khxvxypw8Ja3 RuXQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=+g+74+Bv47uy1WpZVtAa7LZr1aXMMO6gmGL2XFapsHM=; b=V/uJ0Dsakzu9TAcO1rKXGfGUN/zgu+gHugMLCFeudVvjy7l+ZmUrCUl/JGjaAGoqN+ DVCljZMuZX/36mZAEdXLsKCj25rXMbOGR4zPu7cuOGbBtBZOq0+troH5HrvtEK9N2l+b ojIdeKDyMLFcxtoFdL7LfrWjbOWlASP8+hIccEJs31GqzvYplT72wD6KQgpXPMPnZLsw nXeILI2dQI6XW3CZe46yXW/kLN/NDWj0vopbUuMwjmHYYqKXgm9D1w3FStwXLrnKCDgS 5MXSgsrkZfeXhKbbaAcCwO3t1vhkuFFCEK0hue8b184L3VEVIWRkVMM/IqGOFlM7NV91 sqkQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=KJRagKUb; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id ia10si13292039ejc.582.2021.05.10.04.29.55; Mon, 10 May 2021 04:30:20 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=KJRagKUb; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S236028AbhEJLZL (ORCPT + 99 others); Mon, 10 May 2021 07:25:11 -0400 Received: from mail.kernel.org ([198.145.29.99]:52754 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S234279AbhEJK4H (ORCPT ); Mon, 10 May 2021 06:56:07 -0400 Received: by mail.kernel.org (Postfix) with ESMTPSA id 05E0E613C2; Mon, 10 May 2021 10:45:05 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=linuxfoundation.org; s=korg; t=1620643506; bh=4Myl21CWU6U64fWgTeuorGSlIN0APLEr2lw40LdBvVQ=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=KJRagKUbLrKlN/1EmAfOOsErWppXzni4gYTj8VQtuKLgVXwuRrfMa412BibxfJqQG V6DW60gjIYtOOgLVFtNUgyMfoF8Rxl132vFqGIoCfymCcuI/FN0nz2Bd4UcY65gNe9 dxWNLEesUhcZ4mPXK0xmUAqbLedakQDTtIWu1MpQ= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Kamal Mostafa , Aniruddha Tvs Rao , Jon Hunter , Adrian Hunter , Thierry Reding , Ulf Hansson Subject: [PATCH 5.11 042/342] mmc: sdhci-tegra: Add required callbacks to set/clear CQE_EN bit Date: Mon, 10 May 2021 12:17:12 +0200 Message-Id: <20210510102011.501871055@linuxfoundation.org> X-Mailer: git-send-email 2.31.1 In-Reply-To: <20210510102010.096403571@linuxfoundation.org> References: <20210510102010.096403571@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Aniruddha Tvs Rao commit 5ec6fa5a6dc5e42a4aa782f3a81d5f08b0fac1e6 upstream. CMD8 is not supported with Command Queue Enabled. Add required callback to clear CQE_EN and CQE_INTR fields in the host controller register before sending CMD8. Add corresponding callback in the CQHCI resume path to re-enable CQE_EN and CQE_INTR fields. Reported-by: Kamal Mostafa Tested-by: Kamal Mostafa Signed-off-by: Aniruddha Tvs Rao Signed-off-by: Jon Hunter Acked-by: Adrian Hunter Acked-by: Thierry Reding Link: https://lore.kernel.org/r/20210407094617.770495-1-jonathanh@nvidia.com Cc: stable@vger.kernel.org # v5.10+ Signed-off-by: Ulf Hansson Signed-off-by: Greg Kroah-Hartman --- drivers/mmc/host/sdhci-tegra.c | 32 ++++++++++++++++++++++++++++++++ 1 file changed, 32 insertions(+) --- a/drivers/mmc/host/sdhci-tegra.c +++ b/drivers/mmc/host/sdhci-tegra.c @@ -119,6 +119,10 @@ /* SDMMC CQE Base Address for Tegra Host Ver 4.1 and Higher */ #define SDHCI_TEGRA_CQE_BASE_ADDR 0xF000 +#define SDHCI_TEGRA_CQE_TRNS_MODE (SDHCI_TRNS_MULTI | \ + SDHCI_TRNS_BLK_CNT_EN | \ + SDHCI_TRNS_DMA) + struct sdhci_tegra_soc_data { const struct sdhci_pltfm_data *pdata; u64 dma_mask; @@ -1156,6 +1160,7 @@ static void tegra_sdhci_voltage_switch(s static void tegra_cqhci_writel(struct cqhci_host *cq_host, u32 val, int reg) { struct mmc_host *mmc = cq_host->mmc; + struct sdhci_host *host = mmc_priv(mmc); u8 ctrl; ktime_t timeout; bool timed_out; @@ -1170,6 +1175,7 @@ static void tegra_cqhci_writel(struct cq */ if (reg == CQHCI_CTL && !(val & CQHCI_HALT) && cqhci_readl(cq_host, CQHCI_CTL) & CQHCI_HALT) { + sdhci_writew(host, SDHCI_TEGRA_CQE_TRNS_MODE, SDHCI_TRANSFER_MODE); sdhci_cqe_enable(mmc); writel(val, cq_host->mmio + reg); timeout = ktime_add_us(ktime_get(), 50); @@ -1205,6 +1211,7 @@ static void sdhci_tegra_update_dcmd_desc static void sdhci_tegra_cqe_enable(struct mmc_host *mmc) { struct cqhci_host *cq_host = mmc->cqe_private; + struct sdhci_host *host = mmc_priv(mmc); u32 val; /* @@ -1218,6 +1225,7 @@ static void sdhci_tegra_cqe_enable(struc if (val & CQHCI_ENABLE) cqhci_writel(cq_host, (val & ~CQHCI_ENABLE), CQHCI_CFG); + sdhci_writew(host, SDHCI_TEGRA_CQE_TRNS_MODE, SDHCI_TRANSFER_MODE); sdhci_cqe_enable(mmc); if (val & CQHCI_ENABLE) cqhci_writel(cq_host, val, CQHCI_CFG); @@ -1281,12 +1289,36 @@ static void tegra_sdhci_set_timeout(stru __sdhci_set_timeout(host, cmd); } +static void sdhci_tegra_cqe_pre_enable(struct mmc_host *mmc) +{ + struct cqhci_host *cq_host = mmc->cqe_private; + u32 reg; + + reg = cqhci_readl(cq_host, CQHCI_CFG); + reg |= CQHCI_ENABLE; + cqhci_writel(cq_host, reg, CQHCI_CFG); +} + +static void sdhci_tegra_cqe_post_disable(struct mmc_host *mmc) +{ + struct cqhci_host *cq_host = mmc->cqe_private; + struct sdhci_host *host = mmc_priv(mmc); + u32 reg; + + reg = cqhci_readl(cq_host, CQHCI_CFG); + reg &= ~CQHCI_ENABLE; + cqhci_writel(cq_host, reg, CQHCI_CFG); + sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE); +} + static const struct cqhci_host_ops sdhci_tegra_cqhci_ops = { .write_l = tegra_cqhci_writel, .enable = sdhci_tegra_cqe_enable, .disable = sdhci_cqe_disable, .dumpregs = sdhci_tegra_dumpregs, .update_dcmd_desc = sdhci_tegra_update_dcmd_desc, + .pre_enable = sdhci_tegra_cqe_pre_enable, + .post_disable = sdhci_tegra_cqe_post_disable, }; static int tegra_sdhci_set_dma_mask(struct sdhci_host *host)