Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp3009696pxj; Mon, 10 May 2021 16:19:13 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwi6sN0AhKsJV0P2RXYgZWOgmn8iBN/JupwvPnnvISb5eXRQOVWXaqJY66hQHm1A4/eJC+z X-Received: by 2002:a05:6e02:13e2:: with SMTP id w2mr24187344ilj.53.1620688753548; Mon, 10 May 2021 16:19:13 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1620688753; cv=none; d=google.com; s=arc-20160816; b=dy+6y6lkeMgHQCINRWdzoOeAF4duTNbsFU55/HFuv/rlXqMbUpGKUHBUu72R4z+wUf C4K9taWfOQ7N6imVE08FzpiapSPC1P50qvJAbAq4mvKFezCsryRMHe950fQOWBzABwdK YH1C4VQ6+RKmIl7bei/OnOEQTnbOhvkRpEc30q3PbZF82fEr92qHtAylpUKLTNjgN3t6 EkSANPVcxF632U/Mo3cweLPBRdoCxIFi/G7HNw2b9YAkHtVnzxB1ZRKjIYjtZhVHq3CY sykop86fLZsXhzUoBTtWgUNsXIKyxK7wnYDld+HsYB/mJgh90bgUoUPg5B2BcrahyE/p e31g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=ezXWLawRH6/xu46ft4pBR8YUb7TW3xNdsazrSx37qjs=; b=FQj/wHtFSqQgxU+vik9VeIoClvHaZ0sdOn0FLDdyo/nccKNY8Og0ux1n/fULZNln8Q g74mNC64et0aC9TNETCHuLFi8Whe7hjUHZNatOPVf5xu6HPPALTpeAcruUbn3NzJEZTJ HhUpb/0dl4zbsKFimfTSKx0+E0oO2UMbBJiq7Nx8ZWdc/dvRoDXWKes+/w9TTcUvf2Ct bYYMjpqnwWwiM5hBFykxWFJocu/fSXlCydzCcNig9FbCCHcSy9VkFtnC3jtCV8drJQHv Xn1PRg+9qmZ7FhAvHgpctIr2s7dPU7hriARR7rf49PClbgyjjfyjK4Zrd0R70YsGOa6Z uNnA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=BoquGtg0; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id u26si7346778ior.34.2021.05.10.16.19.01; Mon, 10 May 2021 16:19:13 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=BoquGtg0; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230370AbhEJXTQ (ORCPT + 99 others); Mon, 10 May 2021 19:19:16 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:41842 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230080AbhEJXSz (ORCPT ); Mon, 10 May 2021 19:18:55 -0400 Received: from mail-lj1-x235.google.com (mail-lj1-x235.google.com [IPv6:2a00:1450:4864:20::235]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 7C237C06138B; Mon, 10 May 2021 16:17:49 -0700 (PDT) Received: by mail-lj1-x235.google.com with SMTP id v6so22834665ljj.5; Mon, 10 May 2021 16:17:49 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=ezXWLawRH6/xu46ft4pBR8YUb7TW3xNdsazrSx37qjs=; b=BoquGtg0zIISKb4qZ1jjSUgWVjCr3Mh2Qvs/6sfeVhKYMJOAwK0yYlBYSbxCBDL5gE OaJesr/ND0+toY/mEV0pYprlKTBo7NIIXJauDKMLx/Mi6HpUGxEnSOd9J43dL48xSdV4 N9nDEjUn1aRl+Y+bZAQ1k06vY8S7goqUA7PeOI8Iz54yR9uSMUvqLXvCzLRwYJZqLpwj ixaxttFZv0Z3gZpq36jJl/aBVNw8MItqFq2uDuxOZ9XBPgZjH95OCJpTPr3OnSKSb/We +excoh+cTKoiRnuWkMJvyV23WeJpWOJpdx804kWp81EvTIS1dUGwIgUlk7gZ0r90zgvo +r6A== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=ezXWLawRH6/xu46ft4pBR8YUb7TW3xNdsazrSx37qjs=; b=U/3ZYMXR5TLQ/m5ZxL1RR1pcOJu0kAv/0iqgLFNJ3AFEITmqrvndGxt/Ir/zcmLm8O J8san6JPA4y1+8bQmpkvdi60Y5Yn51ysas4Nrj53OkymV1neYDqzvuc8KOow6J6r8gUS HniYm7AR36vsYEGE/MyIhfpmLreqVieAhQvDqbNhlonB+NNhDP9IZjJ/LnaBBzddlQ++ ztwKc5vh4KvM/r/qQvLbaz2zehG52vez+VZF2GS858bVexMxucOqRR5A+hJGbDY1jP/H 9oY1Ifpv07Z/R5cluw31v/3jbHAIZeqdaI1X51WhxeZm08fgre302AIvKMdLq36QIGQ+ +yxw== X-Gm-Message-State: AOAM533Het0OekSJSQn9Qfn4rDqEa3N+DQJC2VjXpNxNA8e4gFQ2eZ7q uW4vFRJOnhBrPZHZkGtEv0g= X-Received: by 2002:a2e:818d:: with SMTP id e13mr23039363ljg.18.1620688668060; Mon, 10 May 2021 16:17:48 -0700 (PDT) Received: from localhost.localdomain (109-252-193-91.dynamic.spd-mgts.ru. [109.252.193.91]) by smtp.gmail.com with ESMTPSA id k8sm2422254lfo.123.2021.05.10.16.17.47 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 10 May 2021 16:17:47 -0700 (PDT) From: Dmitry Osipenko To: Thierry Reding , Jonathan Hunter , Peter De Schrijver , Prashant Gaikwad , Michael Turquette , Stephen Boyd , Rob Herring , =?UTF-8?q?Micha=C5=82=20Miros=C5=82aw?= Cc: linux-tegra@vger.kernel.org, linux-clk@vger.kernel.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org Subject: [PATCH v7 7/8] clk: tegra: Mark external clocks as not having reset control Date: Tue, 11 May 2021 02:17:36 +0300 Message-Id: <20210510231737.30313-8-digetx@gmail.com> X-Mailer: git-send-email 2.30.2 In-Reply-To: <20210510231737.30313-1-digetx@gmail.com> References: <20210510231737.30313-1-digetx@gmail.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The external clocks don't have reset bits as they don't belong to any specific hardware unit. Mark them as not having reset control for consistency. Signed-off-by: Dmitry Osipenko --- drivers/clk/tegra/clk-tegra-periph.c | 6 +++--- 1 file changed, 3 insertions(+), 3 deletions(-) diff --git a/drivers/clk/tegra/clk-tegra-periph.c b/drivers/clk/tegra/clk-tegra-periph.c index 60cc34f90cb9..292d6269daf1 100644 --- a/drivers/clk/tegra/clk-tegra-periph.c +++ b/drivers/clk/tegra/clk-tegra-periph.c @@ -712,9 +712,9 @@ static struct tegra_periph_init_data periph_clks[] = { MUX8("ndflash", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_NDFLASH, 13, TEGRA_PERIPH_ON_APB, tegra_clk_ndflash_8), MUX8("ndspeed", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_NDSPEED, 80, TEGRA_PERIPH_ON_APB, tegra_clk_ndspeed_8), MUX8("hdmi", mux_pllp_pllm_plld_plla_pllc_plld2_clkm, CLK_SOURCE_HDMI, 51, 0, tegra_clk_hdmi), - MUX8("extern1", mux_plla_clk32_pllp_clkm_plle, CLK_SOURCE_EXTERN1, 120, 0, tegra_clk_extern1), - MUX8("extern2", mux_plla_clk32_pllp_clkm_plle, CLK_SOURCE_EXTERN2, 121, 0, tegra_clk_extern2), - MUX8("extern3", mux_plla_clk32_pllp_clkm_plle, CLK_SOURCE_EXTERN3, 122, 0, tegra_clk_extern3), + MUX8("extern1", mux_plla_clk32_pllp_clkm_plle, CLK_SOURCE_EXTERN1, 120, TEGRA_PERIPH_NO_RESET, tegra_clk_extern1), + MUX8("extern2", mux_plla_clk32_pllp_clkm_plle, CLK_SOURCE_EXTERN2, 121, TEGRA_PERIPH_NO_RESET, tegra_clk_extern2), + MUX8("extern3", mux_plla_clk32_pllp_clkm_plle, CLK_SOURCE_EXTERN3, 122, TEGRA_PERIPH_NO_RESET, tegra_clk_extern3), MUX8("soc_therm", mux_pllm_pllc_pllp_plla, CLK_SOURCE_SOC_THERM, 78, TEGRA_PERIPH_ON_APB, tegra_clk_soc_therm), MUX8("soc_therm", mux_clkm_pllc_pllp_plla, CLK_SOURCE_SOC_THERM, 78, TEGRA_PERIPH_ON_APB, tegra_clk_soc_therm_8), MUX8("vi_sensor", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_VI_SENSOR, 164, TEGRA_PERIPH_NO_RESET, tegra_clk_vi_sensor_8), -- 2.30.2