Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp3010287pxj; Mon, 10 May 2021 16:20:06 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxPPBYyrYZ/wtY+brQQeZI0lqJmmqfsKnWop+CEBOWmLLkVDaF7PC7+uuSQSeNXoF9M80JI X-Received: by 2002:a5d:87d1:: with SMTP id q17mr19631035ios.82.1620688806763; Mon, 10 May 2021 16:20:06 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1620688806; cv=none; d=google.com; s=arc-20160816; b=DgldbqTkDDG1WWUTDcReXkeU4R6WqJJNygoJ5rKU4x0lHJ4viWmN2jvjYk80cJjJek wfWtlIh9OgrWgMCLRTn9GxN01ycrlhLmFUbChmGRCbOg6O5EoinWBz7SXHNLHPFZRrfv mfrEcGZquMa1C8jTEXR30dSrMuzB/01wCIpzTnEMuRdhJ0+/mUUUQfgqFzOJoCIqMq1G gy6D7N+SuJx9TJM8iQqgSX16rE7GchMfDpj5dy339xpMPliCpR7UpW7GubWMuu4226rJ 9QaACfulW/UxDKsdh60z+3yE+pLJQQToEv2dL+hsygcv7ZYlE5DMV35NeQXfIqcIH1jp 16Wg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=SNSJ4ltRZBGOKyLdYr1aZnAojr1HJgzV+2zSgbmIE8g=; b=QVDcqylxIK28vEKcjWYsicNTgFpPYvz+fMIZO7tIWWfjVrA9CY81OZmUo+8AjrjV2T Fjzs+5fxP3PR2w27WkPggLxGl5VE+j9Wp7iSd6OY/mww4xPMtrYMLbJWf5+/OyoAbGSX hF0ch+iOZT9TKIf8V7WgvIMoDwcHnQq6aVPrIdPb3BXF+ZpJknG2MkVhez2bdR5bJA9g X1F0RkByoGjikSNh+hMGUybzqqaoBMj8k3lyaIh9RxIsGQqZXxesLMgPpcIlKJTLwYfn xkf75nQdvmBlRzXTJxfNeBEBPZoJLsRxXsD7F0IsSgVP3xyJsk/DjlCmcrxbVR4veakR qe6g== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=hjwAZoA1; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id y7si18451133jap.0.2021.05.10.16.19.54; Mon, 10 May 2021 16:20:06 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=hjwAZoA1; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230118AbhEJXTN (ORCPT + 99 others); Mon, 10 May 2021 19:19:13 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:41830 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230023AbhEJXSy (ORCPT ); Mon, 10 May 2021 19:18:54 -0400 Received: from mail-lj1-x22e.google.com (mail-lj1-x22e.google.com [IPv6:2a00:1450:4864:20::22e]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id CEDD5C061574; Mon, 10 May 2021 16:17:48 -0700 (PDT) Received: by mail-lj1-x22e.google.com with SMTP id c15so8312352ljr.7; Mon, 10 May 2021 16:17:48 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=SNSJ4ltRZBGOKyLdYr1aZnAojr1HJgzV+2zSgbmIE8g=; b=hjwAZoA1vig0NnQOePkP2AsXPLSPZVjVqRyVtDOLbRXXuUr4lm0CeVNK5aQhEuqJK3 wl6A2eDYiH0BiIQLVfrZqwGhcM4I4c9lYHnkk2bfSNhI1XcUBJbaplaRkpPU68VPF5FZ lXJ7PdqSw5D5cou9rIPwIoncCaZ+5ypxwtTxuHoTjKY4p1SMKv+miLXxr2CZ55ibZxX2 CtbpOAFWlyBj4ajKWBlFSyRmkNOINCtX5hSvmVhDQ/H/mNH3KNfTx5A0Ml5IP7RC79Xm 0+iNTL/93bi7bPGbRNcY477kC6sc2qHFqPUC4Usx/nTN1B8RwKZpwKWoAI6D4MqW6abk PZQA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=SNSJ4ltRZBGOKyLdYr1aZnAojr1HJgzV+2zSgbmIE8g=; b=n+an6StTlkKmizAhWXdFDVYWZQzZYsAu1CDzR97mvegi2Tawh+hlp6XQyhGbPkSuco alquNYzcDTUyLYw+ELRQCX+ag0dpCZCKl+gozYmJocC/OTa3XLsyjJnk+SAjxdPIxDnk tj2BPXclCpB/m8sJFi+WIXO+SKYYCt6WNZYV237d0aFsYK+XakLMSF7EN9wJNeqEy5vJ ny9KoTIr00ozhAjYVThLgPPyPj+qUhNwQzZpkZgi9a+6V24y9/bJoCy52kdcNcMFnHdp M5iFeRN5Cxt55fgKsEd23aXoszMBlHqaPqnW9tFC5fnZFzHoCyxv/G+xuVHmTlZvDwvk 9dTw== X-Gm-Message-State: AOAM532isYYkhZHUogs2TrxX8h8bUanMC9UEIESkwTIuC/IFM2iiiSLu eyxvtN2c9Yu96ibS6PCvms4= X-Received: by 2002:a2e:92c6:: with SMTP id k6mr22715352ljh.94.1620688667407; Mon, 10 May 2021 16:17:47 -0700 (PDT) Received: from localhost.localdomain (109-252-193-91.dynamic.spd-mgts.ru. [109.252.193.91]) by smtp.gmail.com with ESMTPSA id k8sm2422254lfo.123.2021.05.10.16.17.46 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 10 May 2021 16:17:47 -0700 (PDT) From: Dmitry Osipenko To: Thierry Reding , Jonathan Hunter , Peter De Schrijver , Prashant Gaikwad , Michael Turquette , Stephen Boyd , Rob Herring , =?UTF-8?q?Micha=C5=82=20Miros=C5=82aw?= Cc: linux-tegra@vger.kernel.org, linux-clk@vger.kernel.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org Subject: [PATCH v7 6/8] clk: tegra: cclk: Handle thermal DIV2 CPU frequency throttling Date: Tue, 11 May 2021 02:17:35 +0300 Message-Id: <20210510231737.30313-7-digetx@gmail.com> X-Mailer: git-send-email 2.30.2 In-Reply-To: <20210510231737.30313-1-digetx@gmail.com> References: <20210510231737.30313-1-digetx@gmail.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Check whether thermal DIV2 throttle is active in order to report the CPU frequency properly. This very useful for userspace tools like cpufreq-info which show actual frequency asserted from hardware. Signed-off-by: Dmitry Osipenko --- drivers/clk/tegra/clk-tegra-super-cclk.c | 16 ++++++++++++++-- drivers/clk/tegra/clk-tegra30.c | 2 +- 2 files changed, 15 insertions(+), 3 deletions(-) diff --git a/drivers/clk/tegra/clk-tegra-super-cclk.c b/drivers/clk/tegra/clk-tegra-super-cclk.c index a03119c30456..f75822b71d0e 100644 --- a/drivers/clk/tegra/clk-tegra-super-cclk.c +++ b/drivers/clk/tegra/clk-tegra-super-cclk.c @@ -25,6 +25,8 @@ #define SUPER_CDIV_ENB BIT(31) +#define TSENSOR_SLOWDOWN BIT(23) + static struct tegra_clk_super_mux *cclk_super; static bool cclk_on_pllx; @@ -47,10 +49,20 @@ static int cclk_super_set_rate(struct clk_hw *hw, unsigned long rate, static unsigned long cclk_super_recalc_rate(struct clk_hw *hw, unsigned long parent_rate) { + struct tegra_clk_super_mux *super = to_clk_super_mux(hw); + u32 val = readl_relaxed(super->reg); + unsigned int div2; + + /* check whether thermal throttling is active */ + if (val & TSENSOR_SLOWDOWN) + div2 = 2; + else + div2 = 1; + if (cclk_super_get_parent(hw) == PLLX_INDEX) - return parent_rate; + return parent_rate / div2; - return tegra_clk_super_ops.recalc_rate(hw, parent_rate); + return tegra_clk_super_ops.recalc_rate(hw, parent_rate) / div2; } static int cclk_super_determine_rate(struct clk_hw *hw, diff --git a/drivers/clk/tegra/clk-tegra30.c b/drivers/clk/tegra/clk-tegra30.c index a33688b2359e..5b6bd138be84 100644 --- a/drivers/clk/tegra/clk-tegra30.c +++ b/drivers/clk/tegra/clk-tegra30.c @@ -930,7 +930,7 @@ static void __init tegra30_super_clk_init(void) /* CCLKG */ clk = tegra_clk_register_super_cclk("cclk_g", cclk_g_parents, ARRAY_SIZE(cclk_g_parents), - CLK_SET_RATE_PARENT, + CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE, clk_base + CCLKG_BURST_POLICY, 0, NULL); clks[TEGRA30_CLK_CCLK_G] = clk; -- 2.30.2