Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp4463295pxj; Wed, 12 May 2021 06:17:40 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwFBCvDtr/dApjLUmuxtdSPEHT+gZn1wnhXFgc0LRKzJT9dg1oM+Wfpu3UXQtiezMqoeNcd X-Received: by 2002:aa7:cdd8:: with SMTP id h24mr43000779edw.276.1620825460511; Wed, 12 May 2021 06:17:40 -0700 (PDT) ARC-Seal: i=2; a=rsa-sha256; t=1620825460; cv=pass; d=google.com; s=arc-20160816; b=x4KkMg/ABncJydWgZg2DwF+r1egE7PBZ1CkGU0WRnsD/HxVZFXTsTBur0lBFQjgfd+ OjB4gQCk+0hE3LOJ1ieIVcAsqtv0QBEHmUtwGtAf+MPahDMJuYswXMbMwIPU4OGijN5W gu9GIgtLqM5bcqBVZ+Lo+BjX5jvOC1flCARi/YYfnlml3A8Z2HrhATuvbArSp//UtpAl bEaw/CDbKPNmAyvWavBAYBrLqrdpOP8f3AOwubPqgs1gj5Xvrn9Bh3lJXxv4c4L/dtrB AcvkDBx7HC3vBc2jy3jy+OYsFxjPxaylS6YKVz1VsKbflbNxkgAM5fBresV6lgNWsQ9I kA3Q== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from:envelope-to:dkim-signature; bh=Oo1a6VSOPOUWjopaFmkIlEs/+Pa3Lh3TD8eQa3oOMSk=; b=vmQYMrsj0bPtREp6lUiUCvgHrax8poQF8brP+EY6mPJn3Kc8t5HK8nq7O6WFRa50Um b2tEMrhI+BhmOSAX2cjBhxqIh5gR6OnuCOHOxTSAM8COvgZxYr1KZ0FcRBJIDigL3lwf lNr40YOwzEPHF00UgcaQksWC0N/ugcN48NkqaQPMvuwXj5j1QHdAA7hFjTkgTzmeifbv jD4Vd3SXXXfn7egTynKy6S5rl1t0cKHS6feHo/lILDb1eHMXdaq8j+KHGlFEUnhj9yP9 Nb/som7urOZd9yzTHFDgMzcfoCZDIBYO2nldH69QpTP66YYUFUWRzPaPDnbV/+pSF+US Vlfg== ARC-Authentication-Results: i=2; mx.google.com; dkim=pass header.i=@xilinx.onmicrosoft.com header.s=selector2-xilinx-onmicrosoft-com header.b="WJz/DS9R"; arc=pass (i=1 spf=pass spfdomain=xilinx.com dmarc=pass fromdomain=xilinx.com); spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=xilinx.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id k17si15157728edx.365.2021.05.12.06.17.16; Wed, 12 May 2021 06:17:40 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@xilinx.onmicrosoft.com header.s=selector2-xilinx-onmicrosoft-com header.b="WJz/DS9R"; arc=pass (i=1 spf=pass spfdomain=xilinx.com dmarc=pass fromdomain=xilinx.com); spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=xilinx.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S231268AbhELMwr (ORCPT + 99 others); Wed, 12 May 2021 08:52:47 -0400 Received: from mail-bn8nam11on2043.outbound.protection.outlook.com ([40.107.236.43]:47285 "EHLO NAM11-BN8-obe.outbound.protection.outlook.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S230474AbhELMwl (ORCPT ); Wed, 12 May 2021 08:52:41 -0400 ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=cSfUgaboLkwnRXPjJx8vsmx8BwkesGXDxwr2zGy2kAgUpwOFDIWLr0DRCmcUT9tSDr2L3USwxfbsgUT95LVuE7GWxFkpagupdOKPLxmWCIwaQcw1cmFCXWDS9EICneIkUvzPkUHFiSCUkoYvWqcT5Ylhba2e8bu+F//gQnu7SvAxpf2ZLwwXyZ9NMr/oUglTN0zvlD5BwtPUnptISZFR1h+GxHRuvH+l51i0Enmt2oohkioe+7ZlxgG8IuDb3dCq6c5pBedQIH8xVsg8useqQDpTKHkGdqh84zuFSUH7ZQgfPKC55QQ+wzeangKs1p4pn2ob3mnjIKLLtNaN+nviDA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=Oo1a6VSOPOUWjopaFmkIlEs/+Pa3Lh3TD8eQa3oOMSk=; b=myxJf8eCY0C1JAGwlG+rHaOJXnyzK7b8A2oOQcmTHRXjt4Rtl8kFkEQiznbw5YNj+VT8kX+SdM6RXnKgJ5/ROWG9S3cb8lRjijnXe9YPps6KCVCxfUmm++tMhY71V31jlU79QcmUn0HF7aLdRNPONuIM+ydb3+d0JWgwbAeK1LfsWxl8O1YEze0L8nkWroLf6YqWYZ9wuNKJLX56pM6CON/H0L6Xe29tcx2dilgdb73jSkPpIrf9XPzrdcqwDf2UL4aZaLRJw6Aj/PrqeGz0WYPrRtWqCgMAyr2SRxwyRfRAyd9SauUuIpSvbl1rrYmnETXYtUP9e0dhAGCArIvZDQ== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass (sender ip is 149.199.62.198) smtp.rcpttodomain=kernel.org smtp.mailfrom=xilinx.com; dmarc=pass (p=none sp=none pct=100) action=none header.from=xilinx.com; dkim=none (message not signed); arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=xilinx.onmicrosoft.com; s=selector2-xilinx-onmicrosoft-com; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=Oo1a6VSOPOUWjopaFmkIlEs/+Pa3Lh3TD8eQa3oOMSk=; b=WJz/DS9RmYlkSdg4wEO1YegBktJeEf07fLe1WlcFyGu5iEx6tnr50ToaFO8oO5YztubTb5q0dzh8uVPm0b0Bw1WXgw77FjxdexIazwiQz7VRJpseOYTUx7u6ZaqgrBQ2TL1/mTAd8pmWWegH/TytRRrz2oDUK5rs19NiXBzjgto= Received: from DM6PR04CA0015.namprd04.prod.outlook.com (2603:10b6:5:334::20) by BN6PR02MB2772.namprd02.prod.outlook.com (2603:10b6:404:fc::7) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.4129.26; Wed, 12 May 2021 12:51:31 +0000 Received: from DM3NAM02FT028.eop-nam02.prod.protection.outlook.com (2603:10b6:5:334:cafe::a2) by DM6PR04CA0015.outlook.office365.com (2603:10b6:5:334::20) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.4108.25 via Frontend Transport; Wed, 12 May 2021 12:51:31 +0000 X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 149.199.62.198) smtp.mailfrom=xilinx.com; kernel.org; dkim=none (message not signed) header.d=none;kernel.org; dmarc=pass action=none header.from=xilinx.com; Received-SPF: Pass (protection.outlook.com: domain of xilinx.com designates 149.199.62.198 as permitted sender) receiver=protection.outlook.com; client-ip=149.199.62.198; helo=xsj-pvapexch02.xlnx.xilinx.com; Received: from xsj-pvapexch02.xlnx.xilinx.com (149.199.62.198) by DM3NAM02FT028.mail.protection.outlook.com (10.13.4.161) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.20.4065.21 via Frontend Transport; Wed, 12 May 2021 12:51:31 +0000 Received: from xsj-pvapexch02.xlnx.xilinx.com (172.19.86.41) by xsj-pvapexch02.xlnx.xilinx.com (172.19.86.41) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2176.2; Wed, 12 May 2021 05:51:17 -0700 Received: from smtp.xilinx.com (172.19.127.95) by xsj-pvapexch02.xlnx.xilinx.com (172.19.86.41) with Microsoft SMTP Server id 15.1.2176.2 via Frontend Transport; Wed, 12 May 2021 05:51:17 -0700 Envelope-to: git@xilinx.com, robh+dt@kernel.org, mdf@kernel.org, trix@redhat.com, arnd@arndb.de, gregkh@linuxfoundation.org, zou_wei@huawei.com, iwamatsu@nigauri.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, linux-fpga@vger.kernel.org, chinnikishore369@gmail.com Received: from [10.140.6.60] (port=37340 helo=xhdnavam40.xilinx.com) by smtp.xilinx.com with esmtp (Exim 4.90) (envelope-from ) id 1lgoKZ-0002rt-MH; Wed, 12 May 2021 05:51:16 -0700 From: Nava kishore Manne To: , , , , , , , , , , , , , , , , , , , , CC: Appana Durga Kedareswara rao Subject: [PATCH v5 4/4] fpga: versal-fpga: Add versal fpga manager driver Date: Wed, 12 May 2021 18:20:42 +0530 Message-ID: <20210512125042.30973-5-nava.manne@xilinx.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20210512125042.30973-1-nava.manne@xilinx.com> References: <20210512125042.30973-1-nava.manne@xilinx.com> MIME-Version: 1.0 Content-Type: text/plain X-EOPAttributedMessage: 0 X-MS-PublicTrafficType: Email X-MS-Office365-Filtering-Correlation-Id: 61169f0b-341c-4736-e879-08d91544aa83 X-MS-TrafficTypeDiagnostic: BN6PR02MB2772: X-Microsoft-Antispam-PRVS: X-Auto-Response-Suppress: DR, RN, NRN, OOF, AutoReply X-MS-Oob-TLC-OOBClassifiers: OLM:6790; X-MS-Exchange-SenderADCheck: 1 X-Microsoft-Antispam: BCL:0; X-Microsoft-Antispam-Message-Info: 5MQuhMgtiQc8ur/4VtaCpo8M8wOgU1+b/qr73QnsDPY0Sqn9hI5Wbeg7vIS7FyovZNBpAXYCmmlpRkJYeFGe8QobBfAK0kR2A06e/UK4YynZpq/NPEht/kTiY/4onU2tlFxN4hRryRbBGVY77B+4shWZfUdhiCzWTrFGOl69gcWzyZU83m36pIs8CM0o9j5N1FS6ObHwUJGlTThUBG+6gcrsKgFXkcIlLnEpvxaBZi7k0f6y9VFDn6lzVb6EeZpE2SoQWVqm5AsYhZFDqKhwKT1sYuI9dBoYNzqoElhGVfzBdl7UmcHYUfrMGVSIY9YSX2QmIPmuGrjOkcy5VapxWAw2MoLZstJOeyxhaGO6aE6Ae2khERKecudFiUNdN9WkuzITSpuqelVa+1Xrptm030oYGJOmPlusALVy7ew0ozKLhbQ5rQfbiAsZqUS/eGJRQNQS88IU9P4e8TrI4j3mj8wV/uOzuDJAyqY910ZloDvPTTnd4BfnytxM3PzW+hkMqBCO8aQPeNSmiugZHm9F27TSeh+8Is94KE6ryvOYMo7rIKXELzrna6jWLmJpNQW3H7QLW0s0y4I7zxoD9BCT1yIU8/+z3A64eT340jOuRHuG7CvpLF/lVCECK/gzveDcY2ryyCLIrFRHoT+dwD8W/4CuZpNVK2OE3cnvec3lpAZZJz6DS93+GQRosEZAwEj0YIWgtNHixXf8Tw0TNprRaUOgxZThATbJKatee8f6Vt+43hwJ6nLehwQ0wlrnYLRj X-Forefront-Antispam-Report: CIP:149.199.62.198;CTRY:US;LANG:en;SCL:1;SRV:;IPV:NLI;SFV:NSPM;H:xsj-pvapexch02.xlnx.xilinx.com;PTR:unknown-62-198.xilinx.com;CAT:NONE;SFS:(4636009)(346002)(39860400002)(376002)(136003)(396003)(36840700001)(46966006)(7636003)(356005)(336012)(82310400003)(83380400001)(70586007)(2906002)(8676002)(70206006)(6666004)(8936002)(110136005)(36756003)(186003)(5660300002)(82740400003)(316002)(7696005)(36906005)(7416002)(478600001)(26005)(426003)(4326008)(921005)(107886003)(9786002)(2616005)(1076003)(36860700001)(47076005)(102446001)(2101003)(83996005);DIR:OUT;SFP:1101; X-OriginatorOrg: xilinx.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 12 May 2021 12:51:31.1467 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: 61169f0b-341c-4736-e879-08d91544aa83 X-MS-Exchange-CrossTenant-Id: 657af505-d5df-48d0-8300-c31994686c5c X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=657af505-d5df-48d0-8300-c31994686c5c;Ip=[149.199.62.198];Helo=[xsj-pvapexch02.xlnx.xilinx.com] X-MS-Exchange-CrossTenant-AuthSource: DM3NAM02FT028.eop-nam02.prod.protection.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Anonymous X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: BN6PR02MB2772 Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add support for Xilinx Versal FPGA manager. PDI source type can be DDR, OCM, QSPI flash etc.. But driver allocates memory always from DDR, Since driver supports only DDR source type. Signed-off-by: Appana Durga Kedareswara rao Signed-off-by: Nava kishore Manne --- Changes for v2: -Updated the Fpga Mgr registrations call's to 5.11 -Fixed some minor coding issues as suggested by Moritz. Changes for v3: -Rewritten the Versal fpga Kconfig contents. Changes for v4: -Rebased the changes on linux-next. No functional changes. Changes for v5: -None. drivers/fpga/Kconfig | 9 +++ drivers/fpga/Makefile | 1 + drivers/fpga/versal-fpga.c | 117 +++++++++++++++++++++++++++++++++++++ 3 files changed, 127 insertions(+) create mode 100644 drivers/fpga/versal-fpga.c diff --git a/drivers/fpga/Kconfig b/drivers/fpga/Kconfig index 33e15058d0dc..92c20b92357a 100644 --- a/drivers/fpga/Kconfig +++ b/drivers/fpga/Kconfig @@ -234,4 +234,13 @@ config FPGA_MGR_ZYNQMP_FPGA to configure the programmable logic(PL) through PS on ZynqMP SoC. +config FPGA_MGR_VERSAL_FPGA + tristate "Xilinx Versal FPGA" + depends on ARCH_ZYNQMP || COMPILE_TEST + help + Select this option to enable FPGA manager driver support for + Xilinx Versal SoC. This driver uses the firmware interface to + configure the programmable logic(PL). + + To compile this as a module, choose M here. endif # FPGA diff --git a/drivers/fpga/Makefile b/drivers/fpga/Makefile index 18dc9885883a..0bff783d1b61 100644 --- a/drivers/fpga/Makefile +++ b/drivers/fpga/Makefile @@ -18,6 +18,7 @@ obj-$(CONFIG_FPGA_MGR_TS73XX) += ts73xx-fpga.o obj-$(CONFIG_FPGA_MGR_XILINX_SPI) += xilinx-spi.o obj-$(CONFIG_FPGA_MGR_ZYNQ_FPGA) += zynq-fpga.o obj-$(CONFIG_FPGA_MGR_ZYNQMP_FPGA) += zynqmp-fpga.o +obj-$(CONFIG_FPGA_MGR_VERSAL_FPGA) += versal-fpga.o obj-$(CONFIG_ALTERA_PR_IP_CORE) += altera-pr-ip-core.o obj-$(CONFIG_ALTERA_PR_IP_CORE_PLAT) += altera-pr-ip-core-plat.o diff --git a/drivers/fpga/versal-fpga.c b/drivers/fpga/versal-fpga.c new file mode 100644 index 000000000000..5744e44f981d --- /dev/null +++ b/drivers/fpga/versal-fpga.c @@ -0,0 +1,117 @@ +// SPDX-License-Identifier: GPL-2.0 +/* + * Copyright (C) 2019-2021 Xilinx, Inc. + */ + +#include +#include +#include +#include +#include +#include +#include +#include + +/** + * struct versal_fpga_priv - Private data structure + * @dev: Device data structure + */ +struct versal_fpga_priv { + struct device *dev; +}; + +static int versal_fpga_ops_write_init(struct fpga_manager *mgr, + struct fpga_image_info *info, + const char *buf, size_t size) +{ + return 0; +} + +static int versal_fpga_ops_write(struct fpga_manager *mgr, + const char *buf, size_t size) +{ + struct versal_fpga_priv *priv; + dma_addr_t dma_addr = 0; + char *kbuf; + int ret; + + priv = mgr->priv; + + kbuf = dma_alloc_coherent(priv->dev, size, &dma_addr, GFP_KERNEL); + if (!kbuf) + return -ENOMEM; + + memcpy(kbuf, buf, size); + + wmb(); /* ensure all writes are done before initiate FW call */ + + ret = zynqmp_pm_load_pdi(PDI_SRC_DDR, dma_addr); + + dma_free_coherent(priv->dev, size, kbuf, dma_addr); + + return ret; +} + +static int versal_fpga_ops_write_complete(struct fpga_manager *mgr, + struct fpga_image_info *info) +{ + return 0; +} + +static enum fpga_mgr_states versal_fpga_ops_state(struct fpga_manager *mgr) +{ + return FPGA_MGR_STATE_UNKNOWN; +} + +static const struct fpga_manager_ops versal_fpga_ops = { + .state = versal_fpga_ops_state, + .write_init = versal_fpga_ops_write_init, + .write = versal_fpga_ops_write, + .write_complete = versal_fpga_ops_write_complete, +}; + +static int versal_fpga_probe(struct platform_device *pdev) +{ + struct device *dev = &pdev->dev; + struct versal_fpga_priv *priv; + struct fpga_manager *mgr; + int ret; + + priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL); + if (!priv) + return -ENOMEM; + + priv->dev = dev; + ret = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)); + if (ret < 0) { + dev_err(dev, "no usable DMA configuration\n"); + return ret; + } + + mgr = devm_fpga_mgr_create(dev, "Xilinx Versal FPGA Manager", + &versal_fpga_ops, priv); + if (!mgr) + return -ENOMEM; + + return devm_fpga_mgr_register(dev, mgr); +} + +static const struct of_device_id versal_fpga_of_match[] = { + { .compatible = "xlnx,versal-fpga", }, + {}, +}; +MODULE_DEVICE_TABLE(of, versal_fpga_of_match); + +static struct platform_driver versal_fpga_driver = { + .probe = versal_fpga_probe, + .driver = { + .name = "versal_fpga_manager", + .of_match_table = of_match_ptr(versal_fpga_of_match), + }, +}; +module_platform_driver(versal_fpga_driver); + +MODULE_AUTHOR("Nava kishore Manne "); +MODULE_AUTHOR("Appana Durga Kedareswara rao "); +MODULE_DESCRIPTION("Xilinx Versal FPGA Manager"); +MODULE_LICENSE("GPL"); -- 2.17.1