Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp4642662pxj; Wed, 12 May 2021 09:54:26 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwegBSq+LxC4MdmUuWS1XNTB17NR4x3eA3BIGbeqTN/CU8IyEdG9go4YsGmaFf1oQorUgdQ X-Received: by 2002:a17:907:1b1e:: with SMTP id mp30mr38568368ejc.532.1620838465930; Wed, 12 May 2021 09:54:25 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1620838465; cv=none; d=google.com; s=arc-20160816; b=QxpVhG/mx0n/bUb/a9yojhASsR48h4CI/xRlzAhMRSMZL0TvoVpE3GxovaEu6/20XK CaLWuASzTS87pZV9EkcfNM8Y9SShch5lqBEq6Pdnwyjs5h3VlrpO+anI3OoMFgTlZTpn 15QAL20LkLPylHW2oN2ThCwFKkq/QexVozUYbcJ7kjlLqv+YmGAemVSxvjqWEZGPUPy4 8XZn8NbQNPxuEGtJCubFrh9DwmIgq1mwOIANvtFxZBrxIqWH3+vl4ZnrVUBtHmR83+mr LUJa3BFSnboUju2pACM2LCIKnIq6rnw7xFj+CGxR6t/8u/LHydDKAMsSxPxZmzoWrEV/ bwNg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=dw/1ocCbLEH9860oe9ZU5bX1IwKMl+9j47T44u4KOU8=; b=QsY0H1R2ayaKntj3JbSzvoWypGqPEyYI52CbBEoCui/qAGtZ/ohNsYarKq/b7ObrVe ia8Ghl909Y+jcl8nx1UhaIdEKc8XM4DxzifW4sKfiTs0A5BlWATZn4pK6UanDD1y6v5h HVL5d6/JppO5SoMPkctPu5KiRy5nMpQpwfYEzKgNSuiRnxCwVe2yfOhLmvcswr0yfucR WGsrAmH+l8UYjgyuFNJEXVfgqhq8prSru8hZW3l4rgw4XfcgxZE2yAaAReEycLMQ7+fh ZHkiC2cDKkYXZ0quR75kfU6JdieY7R5k66DUUSvmVxGn3tB56brTDsyE9SeMERCzQaGs 1syQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=dxQl+47o; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id nc18si461005ejc.435.2021.05.12.09.53.59; Wed, 12 May 2021 09:54:25 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=dxQl+47o; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S244863AbhELQvQ (ORCPT + 99 others); Wed, 12 May 2021 12:51:16 -0400 Received: from mail.kernel.org ([198.145.29.99]:50798 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S235624AbhELPtg (ORCPT ); Wed, 12 May 2021 11:49:36 -0400 Received: by mail.kernel.org (Postfix) with ESMTPSA id 0BDCA619CB; Wed, 12 May 2021 15:25:19 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=linuxfoundation.org; s=korg; t=1620833120; bh=s3BM/sj6oyrnLcGniBopzOVI6NUof9Zb1aULINA8GoI=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=dxQl+47o6iUERvSy0l+5ZdSjOcX59VlX/Y9INCEJOwJJwHjT6rjly6qdiEJDbFoP8 cS7ujNyRARUhixYfTenxzc2R1w/9Jw8EFwK39QecQ/fqC1ePl1iFZiLO8CWpp/O9ZJ dpcH/F8ULc1PfVBc4wnFvbATWwBnUxBjWckYR1Rw= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Ilya Lipnitskiy , John Crispin , linux-mips@vger.kernel.org, linux-mediatek@lists.infradead.org, Thomas Bogendoerfer Subject: [PATCH 5.11 025/601] MIPS: pci-mt7620: fix PLL lock check Date: Wed, 12 May 2021 16:41:42 +0200 Message-Id: <20210512144828.649364893@linuxfoundation.org> X-Mailer: git-send-email 2.31.1 In-Reply-To: <20210512144827.811958675@linuxfoundation.org> References: <20210512144827.811958675@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Ilya Lipnitskiy commit c15b99ae2ba9ea30da3c7cd4765b8a4707e530a6 upstream. Upstream a long-standing OpenWrt patch [0] that fixes MT7620 PCIe PLL lock check. The existing code checks the wrong register bit: PPLL_SW_SET is not defined in PPLL_CFG1 and bit 31 of PPLL_CFG1 is marked as reserved in the MT7620 Programming Guide. The correct bit to check for PLL lock is PPLL_LD (bit 23). Also reword the error message for clarity. Without this change it is unlikely that this driver ever worked with mainline kernel. [0]: https://lists.infradead.org/pipermail/lede-commits/2017-July/004441.html Signed-off-by: Ilya Lipnitskiy Cc: John Crispin Cc: linux-mips@vger.kernel.org Cc: linux-mediatek@lists.infradead.org Cc: linux-kernel@vger.kernel.org Cc: stable@vger.kernel.org Signed-off-by: Thomas Bogendoerfer Signed-off-by: Greg Kroah-Hartman --- arch/mips/pci/pci-mt7620.c | 5 +++-- 1 file changed, 3 insertions(+), 2 deletions(-) --- a/arch/mips/pci/pci-mt7620.c +++ b/arch/mips/pci/pci-mt7620.c @@ -30,6 +30,7 @@ #define RALINK_GPIOMODE 0x60 #define PPLL_CFG1 0x9c +#define PPLL_LD BIT(23) #define PPLL_DRV 0xa0 #define PDRV_SW_SET BIT(31) @@ -239,8 +240,8 @@ static int mt7620_pci_hw_init(struct pla rt_sysc_m32(0, RALINK_PCIE0_CLK_EN, RALINK_CLKCFG1); mdelay(100); - if (!(rt_sysc_r32(PPLL_CFG1) & PDRV_SW_SET)) { - dev_err(&pdev->dev, "MT7620 PPLL unlock\n"); + if (!(rt_sysc_r32(PPLL_CFG1) & PPLL_LD)) { + dev_err(&pdev->dev, "pcie PLL not locked, aborting init\n"); reset_control_assert(rstpcie0); rt_sysc_m32(RALINK_PCIE0_CLK_EN, 0, RALINK_CLKCFG1); return -1;