Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp39449pxj; Thu, 13 May 2021 20:18:15 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxWsQfz4NxYl4O97o9IV3KG3d5wwsT/mS2Fbh39ZegFLhZgJkgyXfr81pDseILabi4lFOvM X-Received: by 2002:a05:6e02:1488:: with SMTP id n8mr41193169ilk.158.1620962294842; Thu, 13 May 2021 20:18:14 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1620962294; cv=none; d=google.com; s=arc-20160816; b=B86GpYPBsYCgLgAE9HnNbZ1J7wAwc2hqxOwgl7qvBsa4BASq7jUeUUwIrnjYZG5G6L mpxB5OnbMrf6EC1EYStNUqEPMWfxS+QVrnlMhD1NGEJl4nEgx9fKd+MVi4ARXjo4YdR4 4u4EkoPT0bfNhe0Z6BtKcsHV4JLiNZBLLt+inOZo1GCcDcQ5uTuq01Rru9PsUoBE5w9a KJa6biVa6MVOutpYqJ+xTzU0DBtmoj1i1/afhh7mrq6rinZh3bojzxhdw1vHW8TSw58t ND2a9Swzi1e1s93zqQS8K7WKrtVfDTnGwYRr4Vpz/wz5bYyxrLf8jitLMfrZbg5IaNv/ imCA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:to:from :dkim-signature; bh=I1jcRoiTwZROLEGK3W13nn0z7cF0FHWZcsDuLrXIOJo=; b=L4e/skoLvWr5Db+GCsv5bVTO+hrmMnxE8U/yYVVjekus9kK87lKUZ+e8wGQ66MYmhW PCOP/T/c5zA0cHl0ZsldQBSftrfC/dONJ1ktMn9tzk/xcsXC3Q2Xj9rjrcVLru/da6YR nHdEFVrngGz8Nk0mlXmWrOKt9DFFoRuf3vcdF8La9PY7iyn9/F+FInAqOemdfv5syDGj 8JMTz6gkEPEtfvLc6vIxjDSru4MkNKoyj2dhZQvtXzFUJRZ0//aIdXeGtTfhP8ZIQDAx Pt+kaE59GgI0084TM/NdzhitnYfcF27icTdDK2UgFErCiLWHQCSV0cyAS4pKnqIbxu50 RcWQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@snejp.pl header.s=gmail header.b=V4amHLQI; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id k2si4211858ils.162.2021.05.13.20.17.43; Thu, 13 May 2021 20:18:14 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@snejp.pl header.s=gmail header.b=V4amHLQI; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234942AbhEMPiG (ORCPT + 99 others); Thu, 13 May 2021 11:38:06 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:58480 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S234933AbhEMPhj (ORCPT ); Thu, 13 May 2021 11:37:39 -0400 Received: from mail-ed1-x52e.google.com (mail-ed1-x52e.google.com [IPv6:2a00:1450:4864:20::52e]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 11A56C06174A for ; Thu, 13 May 2021 08:36:24 -0700 (PDT) Received: by mail-ed1-x52e.google.com with SMTP id di13so31470555edb.2 for ; Thu, 13 May 2021 08:36:23 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=snejp.pl; s=gmail; h=from:to:subject:date:message-id:in-reply-to:references:mime-version :content-transfer-encoding; bh=I1jcRoiTwZROLEGK3W13nn0z7cF0FHWZcsDuLrXIOJo=; b=V4amHLQIiQwPZ7mdIoVOdaBLuHN/l/9A6qc/a+VKzXvOm7BmZj3KoPOb6mM+b3YIsV C9SNJ5NB6Yk3WOiV+3biktSAp8C9FyeFk6Hnc3zRlvhM8+ns1OBVZr0ErxrFNjf0Lykz UXD8klcen6ZX3YK9sM19sl1IjlzdKUaBEFdikZYRGYyQCpF2nUIqnEKLKKUDuE8ri/WL 2nReZpm+sBnFZ1lEeRkV7JT+oXfrxKhPzrnWzS87OLmFP6BJ0ttZ3oF9utpVuN4czAwX vpam0BxROCT4bZX57bBD3HPaWZFdRnB57J7xPPf4/Roo/dETDXMLzQDygDhV8nyE3dPg Wn6g== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=I1jcRoiTwZROLEGK3W13nn0z7cF0FHWZcsDuLrXIOJo=; b=boyynKUVzOEobfa3nNsjaYhJGQDbPq2NT9Zvcvt1PGMC8tP4oRipWkqxqx00a8C2iw sJd+4gsYCxVmJ05wSvS3/PscZdA5C7yDeAmACN+haicAK8hhXMh64z5+9oW6ohxxtfvR AtmN56SWDy/T0jpmczx6rhqVPduCDEJYqFDZcFeh0ddlfgto0WFtFLqc33wXeyEO5myj 2c2PIHBT18uZ9JVNd89qliK+3ENJiPokH7ZAWXtwitCcS8N2FTe5WoN77rnE2HF0IExB pW3QoYpyjDejUgKnp2jr8D8e4cU8L+IOPK6AoG/tlhI3Wo8EVGicPpPHc3QZQoBligGA VQ6A== X-Gm-Message-State: AOAM532R/6lzUJtgNIcUkNgqY4ISdeMdMIjwdlyp0OFIFk+eKqSNP73G xM7nvgCKSQjbA4D9foayYUO6BGcprQ/Pctth X-Received: by 2002:a05:6402:341:: with SMTP id r1mr50979929edw.113.1620920182857; Thu, 13 May 2021 08:36:22 -0700 (PDT) Received: from PackardBell (192038133011.mbb.telenor.dk. [192.38.133.11]) by smtp.googlemail.com with ESMTPSA id p5sm2001723ejm.115.2021.05.13.08.36.10 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 13 May 2021 08:36:22 -0700 (PDT) Received: from localhost (PackardBell [local]) by PackardBell (OpenSMTPD) with ESMTPA id acc32ad6; Thu, 13 May 2021 15:35:48 +0000 (UTC) From: Bartosz Dudziak To: Rob Herring , Andy Gross , Bjorn Andersson , Russell King , David Sterba , Jens Axboe , Bartosz Dudziak , Lorenzo Pieralisi , Kumar Gala , devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-msm@vger.kernel.org, linux-arm-kernel@lists.infradead.org Subject: [PATCH 2/2] arm: qcom: Add SMP support for Cortex-A7 Date: Thu, 13 May 2021 17:34:42 +0200 Message-Id: <20210513153442.52941-3-bartosz.dudziak@snejp.pl> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20210513153442.52941-1-bartosz.dudziak@snejp.pl> References: <20210513153442.52941-1-bartosz.dudziak@snejp.pl> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Implement support for Cortex-A7 CPU release sequence. Signed-off-by: Bartosz Dudziak --- arch/arm/mach-qcom/platsmp.c | 72 ++++++++++++++++++++++++++++++++++++ 1 file changed, 72 insertions(+) diff --git a/arch/arm/mach-qcom/platsmp.c b/arch/arm/mach-qcom/platsmp.c index 630a038f45..10780bf14a 100644 --- a/arch/arm/mach-qcom/platsmp.c +++ b/arch/arm/mach-qcom/platsmp.c @@ -29,6 +29,7 @@ #define COREPOR_RST BIT(5) #define CORE_RST BIT(4) #define L2DT_SLP BIT(3) +#define CORE_MEM_CLAMP BIT(1) #define CLAMP BIT(0) #define APC_PWR_GATE_CTL 0x14 @@ -75,6 +76,63 @@ static int scss_release_secondary(unsigned int cpu) return 0; } +static int cortex_a7_release_secondary(unsigned int cpu) +{ + int ret = 0; + void __iomem *reg; + struct device_node *cpu_node, *acc_node; + u32 reg_val; + + cpu_node = of_get_cpu_node(cpu, NULL); + if (!cpu_node) + return -ENODEV; + + acc_node = of_parse_phandle(cpu_node, "qcom,acc", 0); + if (!acc_node) { + ret = -ENODEV; + goto out_acc; + } + + reg = of_iomap(acc_node, 0); + if (!reg) { + ret = -ENOMEM; + goto out_acc_map; + } + + /* Put the CPU into reset. */ + reg_val = CORE_RST | COREPOR_RST | CLAMP | CORE_MEM_CLAMP; + writel(reg_val, reg + APCS_CPU_PWR_CTL); + + /* Turn on the BHS, set the BHS_CNT to 16 XO clock cycles */ + writel(BHS_EN | (0x10 << BHS_CNT_SHIFT), reg + APC_PWR_GATE_CTL); + /* Wait for the BHS to settle */ + udelay(2); + + reg_val &= ~CORE_MEM_CLAMP; + writel(reg_val, reg + APCS_CPU_PWR_CTL); + + reg_val |= L2DT_SLP; + writel(reg_val, reg + APCS_CPU_PWR_CTL); + udelay(2); + + reg_val = (reg_val | BIT(17)) & ~CLAMP; + writel(reg_val, reg + APCS_CPU_PWR_CTL); + udelay(2); + + /* Release CPU out of reset and bring it to life. */ + reg_val &= ~(CORE_RST | COREPOR_RST); + writel(reg_val, reg + APCS_CPU_PWR_CTL); + reg_val |= CORE_PWRD_UP; + writel(reg_val, reg + APCS_CPU_PWR_CTL); + +out_acc_map: + of_node_put(acc_node); +out_acc: + of_node_put(cpu_node); + + return ret; +} + static int kpssv1_release_secondary(unsigned int cpu) { int ret = 0; @@ -281,6 +339,11 @@ static int msm8660_boot_secondary(unsigned int cpu, struct task_struct *idle) return qcom_boot_secondary(cpu, scss_release_secondary); } +static int cortex_a7_boot_secondary(unsigned int cpu, struct task_struct *idle) +{ + return qcom_boot_secondary(cpu, cortex_a7_release_secondary); +} + static int kpssv1_boot_secondary(unsigned int cpu, struct task_struct *idle) { return qcom_boot_secondary(cpu, kpssv1_release_secondary); @@ -315,6 +378,15 @@ static const struct smp_operations smp_msm8660_ops __initconst = { }; CPU_METHOD_OF_DECLARE(qcom_smp, "qcom,gcc-msm8660", &smp_msm8660_ops); +static const struct smp_operations qcom_smp_cortex_a7_ops __initconst = { + .smp_prepare_cpus = qcom_smp_prepare_cpus, + .smp_boot_secondary = cortex_a7_boot_secondary, +#ifdef CONFIG_HOTPLUG_CPU + .cpu_die = qcom_cpu_die, +#endif +}; +CPU_METHOD_OF_DECLARE(qcom_smp_cortex_a7, "qcom,cpss-acc", &qcom_smp_cortex_a7_ops); + static const struct smp_operations qcom_smp_kpssv1_ops __initconst = { .smp_prepare_cpus = qcom_smp_prepare_cpus, .smp_boot_secondary = kpssv1_boot_secondary, -- 2.25.1