Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp1986234pxj; Sun, 16 May 2021 10:22:20 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwRzuKHO8H2sKCVI3gJj/WYhyuFVAsrP0LgCAqi29/7hYgxnYbzym5z+H0QpX2R7vR06tBu X-Received: by 2002:a17:906:4e0d:: with SMTP id z13mr12386971eju.343.1621185740145; Sun, 16 May 2021 10:22:20 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1621185740; cv=none; d=google.com; s=arc-20160816; b=fW9WnrI/cXk6aKgXz8QZ8S5g3LceZXNc3UifpmTDkLUlAkTP7X1nhW2CaSzmnnPJeD tZh2OpY8sPtmeHYCOrbOsoDEOEAjKV0CYBr9Bp477su0zMJwuT6KJArwBbyg+UvgR98C zQP6IAaWNKqcV9O2TTwAyCEK9wPDpIqmD9xPT0IvAPY+Zr0vsY4t9I0FhDM84IFv59+K LRPJ+rQRrLNkQig2pj89D28f3D+TkTOlz33Wxb2B2Ld/4mnAjk4zu9dE9NVmG+hRRKe1 87auBqUoWWfjww38CMJQIdx3uWJB08+ZLDEamOogLd596wZHp1Zli1ITljb88rIOPmb0 pklw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=ezXWLawRH6/xu46ft4pBR8YUb7TW3xNdsazrSx37qjs=; b=bRVxIQwQSL9AjSzbJau4f8lDFiuJY01OkZhPc/ZF7hi+Wk2is1eB5MkWpAV0tJKMUZ 1Ntrcir08jT2NB1Lk66QwW5erMjyd6gM1M7O5YcrYNNjH1/j9WD48aFJrHeT1JceCoT/ xzo31/UAuwcNbmQH3ONduDr68qZRZn4o5jKJ7F1MCZI72rUpRjVjLTnZEoMTLYMQoHw+ SDlaHnp4KdIUcMSAh48kjhb3NLwoQDd533G3kuEiKvmgmr47DcYCN/mhbKopgpC1mJLO YtlVDlZcXsjTc1Gig/4LzsdY2ojMGWtBpWKn8mSi26TyXxruPdftI5VyATcjhdOqHEn8 K58A== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=BooafrtX; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id c3si11400842ejs.248.2021.05.16.10.21.56; Sun, 16 May 2021 10:22:20 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=BooafrtX; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234074AbhEPQcl (ORCPT + 99 others); Sun, 16 May 2021 12:32:41 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:58460 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S232952AbhEPQcW (ORCPT ); Sun, 16 May 2021 12:32:22 -0400 Received: from mail-lj1-x22b.google.com (mail-lj1-x22b.google.com [IPv6:2a00:1450:4864:20::22b]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 74348C061573; Sun, 16 May 2021 09:31:05 -0700 (PDT) Received: by mail-lj1-x22b.google.com with SMTP id w4so4321767ljw.9; Sun, 16 May 2021 09:31:05 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=ezXWLawRH6/xu46ft4pBR8YUb7TW3xNdsazrSx37qjs=; b=BooafrtXEIJuPHyQdoTgr58j2Mpwj2Win2PfqJu51JvxHlDLliiAesGRGmH4x8wNQw QQgcqgqf/HfZTthYLXmtzhavOmlS47DL1wmJYLFfV7j2cfGC6+B+FIXlCUK8gzH6H9Xx aBV0UN7l7512qeoiouSIU4cz2B6LdTrKviaVSb0ALGLGSvVamIgP58cJGph1MWpJmdPm LkiJmsLJTFxju5NmmilV/HG58adxeu5G1PpwFmjvRga0y4FTXjcJMjMGxmWVhIhre2hR 7Chhz/S6Aqxl39NGX4VG2I8cLLelz/06wfT9FM5VcDHkKGBAt46IdVuzK65uXJQAiywV LijQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=ezXWLawRH6/xu46ft4pBR8YUb7TW3xNdsazrSx37qjs=; b=rcfcsZB6YhourKelBG00nITlYHqrLpCr3fST1gxSTjo7aXLcJQGTEq6CkE0cRyXIi0 MW+eQ/uzVGagn9pBl4qdw3qi92388QNs9FAyvHAShtWN0dmL36Xgm74RfAhESoxddvCr rB8MZ0hrO6lmfz9cMoFj/2k7HS1yH4x0nsgnf0XJPOsupeDzk3rpEd06B5Jq/4Vt1EXP ePuIgC2SZuAAm14SPszFgoHHDP7FLmdsyCuNr5YUagPkXpp3HihKBfiqOldcI5OqjSa/ rT+SC5OdxIEgClZPNedQKTjPxEC6ahsQWpcAwetulp2h/IsUTOFwMCxbTo6yndMlAd1e VmWw== X-Gm-Message-State: AOAM532q8IujS7I4pZXIuXTZ2M/tC1nqw57WNvfW9EDZbXut3chn1ly4 0gGs5w7IYC9X7r30qdbVyIQ= X-Received: by 2002:a2e:9195:: with SMTP id f21mr45107036ljg.43.1621182664009; Sun, 16 May 2021 09:31:04 -0700 (PDT) Received: from localhost.localdomain (109-252-193-91.dynamic.spd-mgts.ru. [109.252.193.91]) by smtp.gmail.com with ESMTPSA id m2sm1704548lfo.23.2021.05.16.09.31.03 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Sun, 16 May 2021 09:31:03 -0700 (PDT) From: Dmitry Osipenko To: Thierry Reding , Jonathan Hunter , Peter De Schrijver , Prashant Gaikwad , Michael Turquette , Stephen Boyd , =?UTF-8?q?Micha=C5=82=20Miros=C5=82aw?= Cc: Rob Herring , linux-tegra@vger.kernel.org, linux-clk@vger.kernel.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org Subject: [PATCH v8 7/9] clk: tegra: Mark external clocks as not having reset control Date: Sun, 16 May 2021 19:30:39 +0300 Message-Id: <20210516163041.12818-8-digetx@gmail.com> X-Mailer: git-send-email 2.30.2 In-Reply-To: <20210516163041.12818-1-digetx@gmail.com> References: <20210516163041.12818-1-digetx@gmail.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The external clocks don't have reset bits as they don't belong to any specific hardware unit. Mark them as not having reset control for consistency. Signed-off-by: Dmitry Osipenko --- drivers/clk/tegra/clk-tegra-periph.c | 6 +++--- 1 file changed, 3 insertions(+), 3 deletions(-) diff --git a/drivers/clk/tegra/clk-tegra-periph.c b/drivers/clk/tegra/clk-tegra-periph.c index 60cc34f90cb9..292d6269daf1 100644 --- a/drivers/clk/tegra/clk-tegra-periph.c +++ b/drivers/clk/tegra/clk-tegra-periph.c @@ -712,9 +712,9 @@ static struct tegra_periph_init_data periph_clks[] = { MUX8("ndflash", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_NDFLASH, 13, TEGRA_PERIPH_ON_APB, tegra_clk_ndflash_8), MUX8("ndspeed", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_NDSPEED, 80, TEGRA_PERIPH_ON_APB, tegra_clk_ndspeed_8), MUX8("hdmi", mux_pllp_pllm_plld_plla_pllc_plld2_clkm, CLK_SOURCE_HDMI, 51, 0, tegra_clk_hdmi), - MUX8("extern1", mux_plla_clk32_pllp_clkm_plle, CLK_SOURCE_EXTERN1, 120, 0, tegra_clk_extern1), - MUX8("extern2", mux_plla_clk32_pllp_clkm_plle, CLK_SOURCE_EXTERN2, 121, 0, tegra_clk_extern2), - MUX8("extern3", mux_plla_clk32_pllp_clkm_plle, CLK_SOURCE_EXTERN3, 122, 0, tegra_clk_extern3), + MUX8("extern1", mux_plla_clk32_pllp_clkm_plle, CLK_SOURCE_EXTERN1, 120, TEGRA_PERIPH_NO_RESET, tegra_clk_extern1), + MUX8("extern2", mux_plla_clk32_pllp_clkm_plle, CLK_SOURCE_EXTERN2, 121, TEGRA_PERIPH_NO_RESET, tegra_clk_extern2), + MUX8("extern3", mux_plla_clk32_pllp_clkm_plle, CLK_SOURCE_EXTERN3, 122, TEGRA_PERIPH_NO_RESET, tegra_clk_extern3), MUX8("soc_therm", mux_pllm_pllc_pllp_plla, CLK_SOURCE_SOC_THERM, 78, TEGRA_PERIPH_ON_APB, tegra_clk_soc_therm), MUX8("soc_therm", mux_clkm_pllc_pllp_plla, CLK_SOURCE_SOC_THERM, 78, TEGRA_PERIPH_ON_APB, tegra_clk_soc_therm_8), MUX8("vi_sensor", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_VI_SENSOR, 164, TEGRA_PERIPH_NO_RESET, tegra_clk_vi_sensor_8), -- 2.30.2