Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp2886087pxj; Mon, 17 May 2021 12:11:06 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyDWp7chzp7HEImbxep1h7wIOer0BznOQo5NzCXR7m52+0uWr8NgLL/Yo+gM6SCEMFYz2az X-Received: by 2002:aa7:cfcd:: with SMTP id r13mr1887539edy.177.1621278666046; Mon, 17 May 2021 12:11:06 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1621278666; cv=none; d=google.com; s=arc-20160816; b=TY+MmPLTNW597/sC/2H2Ko8mMoM9ocmH19ccMOcNw8iQpLLkwTOBdBOdoKrTv7kOJX EdK/0Tg7xKVEdEEg/gKZ4ud44f+7wD/7lddcoboE3/uTGtdq+3aJA4pix/QvZvvPSLXJ rXPUj6H7GhlqygmS4fi1u+FGhio9n8lQasCZjnaaLrEZYf7UneFB9pf0uqLFqCdglzgX CpmDqyFfRldSFXynqHJpw5q2JhqzujUTizX2tUVyoeHPU3pbfw5hXc011uoM2V28bcwo STI+pkTVlIDWWdzmzBiCiHHZdjlM5ZChMlXJXca24s450OJ19GcBLIUfqwJZQZpmEEtf n5eQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :organization:references:in-reply-to:message-id:subject:cc:to:from :date; bh=VqBjK/BgQGAmrXwHmcXZuOk58ox4ClD2bE16efWX2zQ=; b=u00eCnEEoP8bMdrdDaVosg4Um/g0h86XHbJIwl6TvTTWFkCnMshUg4xThrvQLI2oxf 3bkQpI9xn8YGvYNysr6y518vD53W/uxd5rJ4MFUqXkZb8YpS+LPTBMrVk8kawS8xAvNM /gzkJuj6K6ami53bsLKl63Stt2GPhZjYnxF2xOYdirBB8BwurNun+YkVPX3jkgkywpZH AnhVkpOf72+MowUn4yB/bJx/2+ZzWoRUCMu4S40am8yo6eni9gYgV104Hlwy6eW0jS/M a5RQ+FcAMhXMyArSjmm5TL01jBPt2y6RcsdCKJLg20Mx11uksCuNSZEVTKkWriKA9qut P3Lg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=collabora.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id t15si18397930ejx.9.2021.05.17.12.10.42; Mon, 17 May 2021 12:11:06 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=collabora.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S235036AbhEQMZk (ORCPT + 99 others); Mon, 17 May 2021 08:25:40 -0400 Received: from bhuna.collabora.co.uk ([46.235.227.227]:50410 "EHLO bhuna.collabora.co.uk" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230123AbhEQMZk (ORCPT ); Mon, 17 May 2021 08:25:40 -0400 Received: from localhost (unknown [IPv6:2a01:e0a:2c:6930:5cf4:84a1:2763:fe0d]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) (Authenticated sender: bbrezillon) by bhuna.collabora.co.uk (Postfix) with ESMTPSA id 3E0911F4202E; Mon, 17 May 2021 13:24:22 +0100 (BST) Date: Mon, 17 May 2021 14:24:18 +0200 From: Boris Brezillon To: Patrice CHOTARD Cc: Mark Brown , Miquel Raynal , Vignesh Raghavendra , , Alexandre Torgue , , , , , Subject: Re: [PATCH v2 1/3] spi: spi-mem: add automatic poll status functions Message-ID: <20210517142418.7689c01f@collabora.com> In-Reply-To: <21717dd0-86a7-b3d9-952e-5c7539f90bee@foss.st.com> References: <20210507131756.17028-1-patrice.chotard@foss.st.com> <20210507131756.17028-2-patrice.chotard@foss.st.com> <20210517094140.53cb643a@collabora.com> <20210517132551.7dd56a5e@collabora.com> <21717dd0-86a7-b3d9-952e-5c7539f90bee@foss.st.com> Organization: Collabora X-Mailer: Claws Mail 3.17.8 (GTK+ 2.24.33; x86_64-redhat-linux-gnu) MIME-Version: 1.0 Content-Type: text/plain; charset=US-ASCII Content-Transfer-Encoding: 7bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Mon, 17 May 2021 13:59:54 +0200 Patrice CHOTARD wrote: > Hi > > On 5/17/21 1:25 PM, Boris Brezillon wrote: > > On Mon, 17 May 2021 11:24:25 +0200 > > Patrice CHOTARD wrote: > > > >> Hi Boris > >> > >> On 5/17/21 9:41 AM, Boris Brezillon wrote: > >>> On Fri, 7 May 2021 15:17:54 +0200 > >>> wrote: > >>> > >>>> +/** > >>>> + * spi_mem_poll_status() - Poll memory device status > >>>> + * @mem: SPI memory device > >>>> + * @op: the memory operation to execute > >>>> + * @mask: status bitmask to ckeck > >>>> + * @match: (status & mask) expected value > >>>> + * @timeout_ms: timeout in milliseconds > >>>> + * > >>>> + * This function send a polling status request to the controller driver > >>>> + * > >>>> + * Return: 0 in case of success, -ETIMEDOUT in case of error, > >>>> + * -EOPNOTSUPP if not supported. > >>>> + */ > >>>> +int spi_mem_poll_status(struct spi_mem *mem, > >>>> + const struct spi_mem_op *op, > >>>> + u16 mask, u16 match, u16 timeout_ms) > >>> > >>> Maybe you should pass a delay_us too, to poll the status at the right > >>> rate in the SW-based case (can also be used by drivers if they need to > >> > >> Ok, i will add a polling_rate_us parameter to poll_status() callback, > >> even if in STM32 driver case we will not use it, i agree it should be useful > >> depending of driver's implementation. > >> > >>> configure the polling rate). You could also add an initial_delay_us to > >>> avoid polling the status too early: an erase operation will take longer > >>> than a write which will take longer than a read. No need to check the > >>> status just after issuing the command, especially if the polling is > >>> done in SW. Those 2 arguments should also be passed to the driver. > >> > >> Regarding the addition of an initial_delay_us. We got two solution: > >> - use the same polling rate already used by read_poll_timeout() and > >> set read_poll_timeout()'s sleep_before_read parameter to true (in our case 20 us > >> will be used as initial delay and as polling rate). > >> > >> - add an udelay(initial_delay_us) or even better usleep_range(initial_delay_us, > >> initial_delay_us + delta) before calling read_poll_timeout(). > >> > >> I imagine you prefer the second solution ? > > > > Yep, you might want to use udelay() when the delay is small and > > usleep_range() otherwise. > > > >> > >> By adding polling_rate_us and initial_delay_us parameters to > >> spi_mem_poll_status(), it implies to update all spinand_wait() calls for > >> different operations (reset, read page, write page, erase) with respective > >> initial_delay_us/polling_rate_us values for spi_mem_poll_status()'s parameters. > >> > >> Can you provide adequate initial_delay_us and polling rate_us for each operation type ?. > > > > If I refer to the datasheets I have, > > > > tBERS (erase) 1ms to 4ms > > tPROG 300us to 400us > > tREAD 25us to 100us > > > > Let's assume we want to minimize the latency, I'd recommend dividing > > the min value by 4 for the initial delay, and dividing it by 20 for the > > poll delay, which gives: > > > > ERASE -> initial_delay = 250us, poll_delay = 50us > > PROG -> initial_delay = 100us, poll_delay = 20us > > READ -> initial_delay = 6us, poll_delay = 5us > > > What about RESET ? we also need an initial and poll delay too (see spinand_reset_op() ) 5us/10us/500us if the device is respectively reading/programming/erasing when the RESET occurs. Since we always issue a RESET when the device is IDLE, I'd recommend going for 5us for both the initial_delay and poll_delay. > > > > > Of course, that'd be even better if we were able to extract this > > information from the NAND ID (or ONFI table), but I guess we can live > > with those optimistic values in the meantime. > > > > Thanks > Patrice