Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp301101pxj; Tue, 18 May 2021 03:49:42 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxjHn1vVl0/HfwDlr0vh8oGzZxHjA0nFEuD7r0jrhK7NsNN58wk4lJJIEcKNi/5yfdC+4Dl X-Received: by 2002:a05:6402:358a:: with SMTP id y10mr6278383edc.122.1621334982488; Tue, 18 May 2021 03:49:42 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1621334982; cv=none; d=google.com; s=arc-20160816; b=k6kyCUSEfqUmBO6usdGYfAMDYQbtu7nUZP4aOeSWFUuCxKcwMO+2v+qhVQ3RgsSUyw Sje10oGnjXR/+9e6EzcPgBq4Ds78d13h7ylMiTHQ/ih/Zfd0u6Fsz/8ldZPu8ltSkM+r 8nZt5BKKSa/SNYt8qgc/OMJ41cp5faeKv/SJcomayqxB4/+WBmcyyhiPSldLfRrje7I3 k9hAW/8vGJNXn4UGGK0ina2URZZTPGE9FIWgGP+a5Od3/6HREpk1f7fa6RH20ret5E1Q DGGjJL8iMjZ0tdEwy+DV03F/jS+KVlRKdrGuqXGj3WO+HRL0J0whMp4RfFdlKX3zwWU0 RuFg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=d7vlrwdp3ydKy7W7Hfbfn1JAy0gT8GzcSit+PcuEJKg=; b=DcRIbnEcLgN2fGTlsdEqtVCbjY2pWTqny0XM15Eqc07Fatt8Ck+fm7Q+UEzFKhzoKN vf3JaVbk8JK5KPIdOSFHZSJeJB7wTVeQU4Q4LA7tyZW3SXxe1k2eDkp6aBzjZ5DxvMnu j1wxHiG2vQla1d6+CbKnpvdVF1LdglDpjki6Yc0MciSNuToSZik7sEnkKfRdBkaSQtAI WbN/GmKfkE0pwbGJOaFTp05RekigFcGwitrbhneix2u+eNDPrLMm+Uu6yQ1Bvj41kfxQ v5lcCmUPuRqCOiJTloFueMXnIl8s0PYVBnOUZoL/aldEfOd9spqvH3/vY77+t3o96iBG PWhA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=Sqxnddsf; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id h6si17924297ejq.486.2021.05.18.03.49.17; Tue, 18 May 2021 03:49:42 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=Sqxnddsf; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S241034AbhEQPPV (ORCPT + 99 others); Mon, 17 May 2021 11:15:21 -0400 Received: from mail.kernel.org ([198.145.29.99]:48550 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S243021AbhEQPFN (ORCPT ); Mon, 17 May 2021 11:05:13 -0400 Received: by mail.kernel.org (Postfix) with ESMTPSA id A5BCC615FF; Mon, 17 May 2021 14:28:43 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=linuxfoundation.org; s=korg; t=1621261724; bh=4tAipEtvInIHawwZNHBWs4ZVPO3zpdcMsa+r871AtXc=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=Sqxnddsfo1vkWOZWUJ/sZGdKW/rrldDq6Etvf9Nx+FfPkmTHXhAiYCmB0KnIii/fI ZBus7wGwlBdSZvTQbKxkZ7qVojQrLezehhZJRckEHJD3HEiFG1UfhKtwVChroN5WI1 ucNsY/2DaA3cr9+xHiCpQQzkIC51vp4SIa0FM5eI= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, "Tj (Elloe Linux)" , Shuah Khan , Alexander Monakov , David Coe , Paul Menzel , Suravee Suthikulpanit , Joerg Roedel , Sasha Levin Subject: [PATCH 5.10 057/289] Revert "iommu/amd: Fix performance counter initialization" Date: Mon, 17 May 2021 15:59:42 +0200 Message-Id: <20210517140307.118068613@linuxfoundation.org> X-Mailer: git-send-email 2.31.1 In-Reply-To: <20210517140305.140529752@linuxfoundation.org> References: <20210517140305.140529752@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Paul Menzel [ Upstream commit 715601e4e36903a653cd4294dfd3ed0019101991 ] This reverts commit 6778ff5b21bd8e78c8bd547fd66437cf2657fd9b. The original commit tries to address an issue, where PMC power-gating causing the IOMMU PMC pre-init test to fail on certain desktop/mobile platforms where the power-gating is normally enabled. There have been several reports that the workaround still does not guarantee to work, and can add up to 100 ms (on the worst case) to the boot process on certain platforms such as the MSI B350M MORTAR with AMD Ryzen 3 2200G. Therefore, revert this commit as a prelude to removing the pre-init test. Link: https://lore.kernel.org/linux-iommu/alpine.LNX.3.20.13.2006030935570.3181@monopod.intra.ispras.ru/ Bugzilla: https://bugzilla.kernel.org/show_bug.cgi?id=201753 Cc: Tj (Elloe Linux) Cc: Shuah Khan Cc: Alexander Monakov Cc: David Coe Signed-off-by: Paul Menzel Signed-off-by: Suravee Suthikulpanit Link: https://lore.kernel.org/r/20210409085848.3908-2-suravee.suthikulpanit@amd.com Signed-off-by: Joerg Roedel Signed-off-by: Sasha Levin --- drivers/iommu/amd/init.c | 45 ++++++++++------------------------------ 1 file changed, 11 insertions(+), 34 deletions(-) diff --git a/drivers/iommu/amd/init.c b/drivers/iommu/amd/init.c index fa502c0e2e31..8b1a037116b0 100644 --- a/drivers/iommu/amd/init.c +++ b/drivers/iommu/amd/init.c @@ -12,7 +12,6 @@ #include #include #include -#include #include #include #include @@ -255,8 +254,6 @@ static enum iommu_init_state init_state = IOMMU_START_STATE; static int amd_iommu_enable_interrupts(void); static int __init iommu_go_to_state(enum iommu_init_state state); static void init_device_table_dma(void); -static int iommu_pc_get_set_reg(struct amd_iommu *iommu, u8 bank, u8 cntr, - u8 fxn, u64 *value, bool is_write); static bool amd_iommu_pre_enabled = true; @@ -1720,11 +1717,13 @@ static int __init init_iommu_all(struct acpi_table_header *table) return 0; } -static void __init init_iommu_perf_ctr(struct amd_iommu *iommu) +static int iommu_pc_get_set_reg(struct amd_iommu *iommu, u8 bank, u8 cntr, + u8 fxn, u64 *value, bool is_write); + +static void init_iommu_perf_ctr(struct amd_iommu *iommu) { - int retry; struct pci_dev *pdev = iommu->dev; - u64 val = 0xabcd, val2 = 0, save_reg, save_src; + u64 val = 0xabcd, val2 = 0, save_reg = 0; if (!iommu_feature(iommu, FEATURE_PC)) return; @@ -1732,39 +1731,17 @@ static void __init init_iommu_perf_ctr(struct amd_iommu *iommu) amd_iommu_pc_present = true; /* save the value to restore, if writable */ - if (iommu_pc_get_set_reg(iommu, 0, 0, 0, &save_reg, false) || - iommu_pc_get_set_reg(iommu, 0, 0, 8, &save_src, false)) - goto pc_false; - - /* - * Disable power gating by programing the performance counter - * source to 20 (i.e. counts the reads and writes from/to IOMMU - * Reserved Register [MMIO Offset 1FF8h] that are ignored.), - * which never get incremented during this init phase. - * (Note: The event is also deprecated.) - */ - val = 20; - if (iommu_pc_get_set_reg(iommu, 0, 0, 8, &val, true)) + if (iommu_pc_get_set_reg(iommu, 0, 0, 0, &save_reg, false)) goto pc_false; /* Check if the performance counters can be written to */ - val = 0xabcd; - for (retry = 5; retry; retry--) { - if (iommu_pc_get_set_reg(iommu, 0, 0, 0, &val, true) || - iommu_pc_get_set_reg(iommu, 0, 0, 0, &val2, false) || - val2) - break; - - /* Wait about 20 msec for power gating to disable and retry. */ - msleep(20); - } - - /* restore */ - if (iommu_pc_get_set_reg(iommu, 0, 0, 0, &save_reg, true) || - iommu_pc_get_set_reg(iommu, 0, 0, 8, &save_src, true)) + if ((iommu_pc_get_set_reg(iommu, 0, 0, 0, &val, true)) || + (iommu_pc_get_set_reg(iommu, 0, 0, 0, &val2, false)) || + (val != val2)) goto pc_false; - if (val != val2) + /* restore */ + if (iommu_pc_get_set_reg(iommu, 0, 0, 0, &save_reg, true)) goto pc_false; pci_info(pdev, "IOMMU performance counters supported\n"); -- 2.30.2