Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp784249pxj; Tue, 18 May 2021 14:09:55 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyXKYqMQUcq8BISEVDW5S6Y6firVOa+GWNFhK8n9j4QL/M7y9ex3eKoseckpebn1HAd8RFQ X-Received: by 2002:a05:6402:2793:: with SMTP id b19mr3220114ede.191.1621372195120; Tue, 18 May 2021 14:09:55 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1621372195; cv=none; d=google.com; s=arc-20160816; b=Kcfxp9cxCoVRnCCKdwS7v5tVVz96URGrLcQ27FHYZDcUGB6JwoC4HWl2PbUB5xiWch wxeiriVtgQ7aAmqvvDJKUEAeDY+bEv8ekMQQgIfVLCl5OrNzVgULKDYSI1bC4BLCw5kS Q3m+I4KgxsAwBC5K0h8lFe2ZsRUMEilRX3ndvrOdBkYjD6GMxSgwA8fAU3TgzrVLU4m6 4srQPOQMVrQFKFVG27iFgZgFY1k20XVB30qDfRFvQj3Uryxn+n/tF7hdCdF8GW9S2Kr0 QB4Q24OICDLa05vvgm+yAGq/YaTQ2lX0QgLpewdsnhlasjcTOO9VVB7URJffAfOlZgX1 Rl9w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=mb8vNB/fz4yhDMFH4xNx/yQRXxiKXgJdOWuxY6+P8s8=; b=wVo/CcerNodERyBKalvm/pOjz7t4gA8bbN2hOO5grzmbxNFEk0YoBp+TgngpA2ejWQ F9PHMF+nmHx/cje1E7axcZ5cWWAVRZkd2vfAskQNGrfGV/EfLAMROMqLTrqNiC2TEJML FATPcMiDx6ngHUmuJxp04gyC5Qn8GxGO+QZBvhOf1Nvv6QovESQOw5MEhYpcvT2ZEGgi lz3xA2Rp45MS5EupXe/YAW48mAAzHcLyxviwIj+UbQbOeiHbcRsRgSUPqlp8WdrPTNqV qWPqrXrRTvwx3v0kQ+4Ni5OVuw/udqprfMXsQfRDfl2bvzZ8c1BKaLiBnIf/qxfRRWW/ k1gg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=WOxY0YqQ; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id d24si11700671edp.529.2021.05.18.14.09.32; Tue, 18 May 2021 14:09:55 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=WOxY0YqQ; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S241673AbhEQRNj (ORCPT + 99 others); Mon, 17 May 2021 13:13:39 -0400 Received: from mail.kernel.org ([198.145.29.99]:34824 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S239951AbhEQRNh (ORCPT ); Mon, 17 May 2021 13:13:37 -0400 Received: by mail.kernel.org (Postfix) with ESMTPSA id 7BEC06134F; Mon, 17 May 2021 17:12:18 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1621271540; bh=Q6HdpFb0GslcErGwKHPxrRzkiwWqA7oZGoLDF0CfmXw=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=WOxY0YqQM7oswu6mD4hR3mgWW6mmoD7+yrp3Yezv6yGl7GUjKj6e+MZkWRXMFDZQN hClMuOfRujieTbJZC5rYx9gRisTWCGooNVaQUaDy7HxXLilnhPAHmMWfgrYSkRFzIN xLBO4/hEveH+bkul4R5VcpXqhCPEkEdfHIgs2/i5+k1D7/XBNl+kSRlVe+C9jAyRUw yrQD4XaNm9TVqJHZQZn5UkZsKT8/a4W+IVrq0IDCPrrY7N6LSOZHsXkNpWVKt8Wm2p XeCdS82dhZP+Ulbnqe1nku5McF+z7+tvLF1dD/W+D1bI5zdeGzEAr9Tvc03K3IUpu1 xGzCUGQE2OLPA== From: abelvesa@kernel.org To: Rob Herring , Shawn Guo , Sascha Hauer , Fabio Estevam , Jacky Bai , Dong Aisheng Cc: NXP Linux Team , devicetree@vger.kernel.org, Linux Kernel Mailing List , linux-arm-kernel@lists.infradead.org, Abel Vesa Subject: [PATCH 4/7] arm64: dts: freescale: Add the imx8dxl connectivity subsys dtsi Date: Mon, 17 May 2021 20:12:02 +0300 Message-Id: <20210517171205.1581938-5-abelvesa@kernel.org> X-Mailer: git-send-email 2.31.1 In-Reply-To: <20210517171205.1581938-1-abelvesa@kernel.org> References: <20210517171205.1581938-1-abelvesa@kernel.org> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Jacky Bai On i.MX8DXL, the Connectivity subsystem includes below peripherals: 1x ENET with AVB support, 1x ENET with TSN support, 2x USB OTG, 1x eMMC, 2x SD, 1x NAND. Signed-off-by: Jacky Bai Signed-off-by: Abel Vesa --- .../boot/dts/freescale/imx8dxl-ss-conn.dtsi | 133 ++++++++++++++++++ 1 file changed, 133 insertions(+) create mode 100644 arch/arm64/boot/dts/freescale/imx8dxl-ss-conn.dtsi diff --git a/arch/arm64/boot/dts/freescale/imx8dxl-ss-conn.dtsi b/arch/arm64/boot/dts/freescale/imx8dxl-ss-conn.dtsi new file mode 100644 index 000000000000..c10801926de3 --- /dev/null +++ b/arch/arm64/boot/dts/freescale/imx8dxl-ss-conn.dtsi @@ -0,0 +1,133 @@ +// SPDX-License-Identifier: GPL-2.0+ +/* + * Copyright 2019-2021 NXP + */ + +/delete-node/ &enet1_lpcg; +/delete-node/ &fec2; + +&conn_subsys { + conn_enet0_root_clk: clock-conn-enet0-root { + compatible = "fixed-clock"; + #clock-cells = <0>; + clock-frequency = <250000000>; + clock-output-names = "conn_enet0_root_clk"; + }; + + eqos: ethernet@5b050000 { + compatible = "nxp,imx8dxl-dwmac-eqos", "snps,dwmac-5.10a"; + reg = <0x5b050000 0x10000>; + interrupt-parent = <&gic>; + interrupts = , + ; + interrupt-names = "eth_wake_irq", "macirq"; + clocks = <&eqos_lpcg 2>, + <&eqos_lpcg 4>, + <&eqos_lpcg 0>, + <&eqos_lpcg 3>, + <&eqos_lpcg 1>; + clock-names = "stmmaceth", "pclk", "ptp_ref", "tx", "mem"; + assigned-clocks = <&clk IMX_SC_R_ENET_1 IMX_SC_PM_CLK_PER>; + assigned-clock-rates = <125000000>; + power-domains = <&pd IMX_SC_R_ENET_1>; + clk_csr = <0>; + status = "disabled"; + }; + + usbotg2: usb@5b0e0000 { + compatible = "fsl,imx8dxl-usb", "fsl,imx7ulp-usb"; + reg = <0x5b0e0000 0x200>; + interrupt-parent = <&gic>; + interrupts = ; + fsl,usbphy = <&usbphy2>; + fsl,usbmisc = <&usbmisc2 0>; + /* + * usbotg1 and usbotg2 share one clcok + * scfw disable clock access and keep it always on + * in case other core (M4) use one of these. + */ + clocks = <&clk_dummy>; + ahb-burst-config = <0x0>; + tx-burst-size-dword = <0x10>; + rx-burst-size-dword = <0x10>; + #stream-id-cells = <1>; + power-domains = <&pd IMX_SC_R_USB_1>; + status = "disabled"; + }; + + usbmisc2: usbmisc@5b0e0200 { + #index-cells = <1>; + compatible = "fsl,imx8dxl-usbmisc", "fsl,imx7ulp-usbmisc"; + reg = <0x5b0e0200 0x200>; + }; + + usbphy2: usbphy@0x5b110000 { + compatible = "fsl,imx8dxl-usbphy", "fsl,imx7ulp-usbphy"; + reg = <0x5b110000 0x1000>; + clocks = <&usb2_2_lpcg 0>; + status = "disabled"; + }; + + eqos_lpcg: clock-controller@5b240000 { + compatible = "fsl,imx8qxp-lpcg"; + reg = <0x5b240000 0x10000>; + #clock-cells = <1>; + clocks = <&conn_enet0_root_clk>, + <&conn_axi_clk>, + <&conn_axi_clk>, + <&clk IMX_SC_R_ENET_1 IMX_SC_PM_CLK_PER>, + <&conn_ipg_clk>; + bit-offset = <0 8 16 20 24>; + clock-output-names = "eqos_ptp", + "eqos_mem_clk", + "eqos_aclk", + "eqos_clk", + "eqos_csr_clk"; + power-domains = <&pd IMX_SC_R_ENET_1>; + }; + + usb2_2_lpcg: clock-controller@5b280000 { + compatible = "fsl,imx8qxp-lpcg"; + reg = <0x5b280000 0x10000>; + #clock-cells = <1>; + + bit-offset = <28>; + clocks = <&conn_ipg_clk>; + clock-output-names = "usboh3_2_phy_ipg_clk"; + }; + +}; + +&enet0_lpcg { + clocks = <&conn_enet0_root_clk>, + <&conn_enet0_root_clk>, + <&conn_axi_clk>, + <&clk IMX_SC_R_ENET_0 IMX_SC_C_TXCLK>, + <&conn_ipg_clk>, + <&conn_ipg_clk>; +}; + +&fec1 { + compatible = "fsl,imx8dxl-fec", "fsl,imx8qm-fec"; + interrupts = , + , + , + ; + assigned-clocks = <&clk IMX_SC_R_ENET_0 IMX_SC_C_CLKDIV>; + assigned-clock-rates = <125000000>; +}; + +&usdhc1 { + compatible = "fsl,imx8dxl-usdhc", "fsl,imx8qxp-usdhc"; + interrupts = ; +}; + +&usdhc2 { + compatible = "fsl,imx8dxl-usdhc", "fsl,imx8qxp-usdhc"; + interrupts = ; +}; + +&usdhc3 { + compatible = "fsl,imx8dxl-usdhc", "fsl,imx8qxp-usdhc"; + interrupts = ; +}; -- 2.31.1