Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp1759361pxj; Wed, 19 May 2021 13:15:27 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyRaWW5/icwf0Ac6uguigXOl1Xl8HbEMDEUOa6106QTmGxjhokEC2Jo525YJvPHn9kvlpZ6 X-Received: by 2002:a92:d844:: with SMTP id h4mr808152ilq.215.1621455327552; Wed, 19 May 2021 13:15:27 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1621455327; cv=none; d=google.com; s=arc-20160816; b=FetWG+SKJVKghj3yf/n7D38UF3/L81sk0cwjFZMwQasikWPu6a1hU1SuYqcOLK0G2c dMswvRJjAhKibrhLQewMpuMyywwtyr5NFBvopWmPS70LzXXQIs0D2YFu/hIC6d+k8BmL z+UdexzS08XhtSp1s/S7qcX6Wltrk7Q1AixDqxtb7cCn3NcLx3bpyu9KftVEe1gXAmYz gQxtKNsaIvARr9v1JuegaUB8Uo3xfuscRA1PkdfGfy+WiwdZGQCY+UZ4Pw1qfgXgB/t8 4rhcDcStnzBdC9f0HYQj8imAhi/0WMB58Zw99IYI5w8Mc0SwRHDUmai0KG4viQECRiFg R4IA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :message-id:date:subject:cc:to:from:dkim-signature; bh=llPfZ8AOPilzKmViev4XTbmhiuGiojY0tKb8nEMUYB4=; b=bsVwGe0HtqGTyo0LAJJ/Fc2NAf+O/hudKw7a+tRLnR8zbUUWYCvqJyXHaXFKgdz4ZX sXuctt4TfSR+mRrnzA6OfL+mTHgjL1CmochECPjafjh9+BMt71+wQIgwebqotWIbTh5r 8tQs1O2VvkQrmiD9EFtulqpzC5tZ1nNea6F24Ab9v2wDCAG+ICB2TpS+84FayrMNcySC REHowI4Qbe3Dc5p3jCI/8UfBkVTKfHQXeSNDigtVpgPGfP/4/lWzUxcy9Ubvi8eKNat3 tkOiPVZRzQ+5AcpXqc+M5twsD9XbhWkQMR5lQysvaWa6I+ytpDUBz2JH4RpsGSKDHqOr fuqA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@baylibre-com.20150623.gappssmtp.com header.s=20150623 header.b=YpumUkT2; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id v17si312483jan.123.2021.05.19.13.15.14; Wed, 19 May 2021 13:15:27 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@baylibre-com.20150623.gappssmtp.com header.s=20150623 header.b=YpumUkT2; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1346313AbhESQUN (ORCPT + 99 others); Wed, 19 May 2021 12:20:13 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:38630 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S241225AbhESQUM (ORCPT ); Wed, 19 May 2021 12:20:12 -0400 Received: from mail-wr1-x431.google.com (mail-wr1-x431.google.com [IPv6:2a00:1450:4864:20::431]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 02001C061760 for ; Wed, 19 May 2021 09:18:52 -0700 (PDT) Received: by mail-wr1-x431.google.com with SMTP id v12so14642486wrq.6 for ; Wed, 19 May 2021 09:18:51 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=baylibre-com.20150623.gappssmtp.com; s=20150623; h=from:to:cc:subject:date:message-id:mime-version :content-transfer-encoding; bh=llPfZ8AOPilzKmViev4XTbmhiuGiojY0tKb8nEMUYB4=; b=YpumUkT2zhUhb1gcFON7vhnOA6X+5Sc0KNC5HjSjNRgyCNI122racDg6XFNc5l6psP G1TV099JaWISOPvAoo6zW4/kbkKFp7KMqc1WKIIRRB1lgp2AIUmW8kKHa5F65Zj0Su0x peumpe9ZTdBGm1CCLnpKK0jpgmMlHbROIf108f3gXbrEO5MxZR4kVnsNXyFusDdb3Gjh ZEzpZTUW1T7g23c9FbHRQwg0PyFj8FSB2u2aaKjmlhXtTqD5pAUmBfhr32A4WDZRJMQO pQs38URDfHtMqlVagVLQfPW1H//NtNp2LhulTCU27QoB7Ktdpiygp30XGBL5p3nMqA3/ +6lA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:mime-version :content-transfer-encoding; bh=llPfZ8AOPilzKmViev4XTbmhiuGiojY0tKb8nEMUYB4=; b=UcY984h1lLeslnYT30GOAoj4HaxpQDZpAALPYGWECjRgAhN3ue/PxT/iunFa2+Ro/8 B0JiT/A0Hiu2orEIXmx/6En5hVqI9+IO0y+8KGApuiIhr1fx9O8NzqWy75KvfruEaeny fJG0Vvq7/d/amIVZ7oKwDjPgt+IyQhMbDNmVrJyKAqHmwsD5B7e4qRbIQfqnr9a2ANU2 CNwB7LRCnmoZLpgZ169aEHj2r+2F2fnm54SDv11gGi+IswOQQsW7BZjXpvriLulSfD7U wG4iU34z6xsrPpZTrd4JsycQhLATcbgNuxwjyVR1rV7oiFmBs65cI5Buui1kpN/l7AUM wcEQ== X-Gm-Message-State: AOAM533MgmwAJznP79JgqHj5F8me+Fr1qOlBNHMRX/ON9fVyiwchcrjX Ur0BCYPDErDYCRJOElT20s4kqg== X-Received: by 2002:adf:f9ce:: with SMTP id w14mr15784947wrr.387.1621441130604; Wed, 19 May 2021 09:18:50 -0700 (PDT) Received: from localhost.localdomain ([88.160.162.107]) by smtp.gmail.com with ESMTPSA id m9sm5638547wmq.40.2021.05.19.09.18.49 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 19 May 2021 09:18:50 -0700 (PDT) From: Fabien Parent To: Rob Herring , Matthias Brugger Cc: mkorpershoek@baylibre.com, Fabien Parent , devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-mediatek@lists.infradead.org Subject: [PATCH 1/3] dt-bindings: arm: mediatek: mmsys: convert to YAML format Date: Wed, 19 May 2021 18:18:44 +0200 Message-Id: <20210519161847.3747352-1-fparent@baylibre.com> X-Mailer: git-send-email 2.31.1 MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Convert the mmsys bindings to the YAML format. Signed-off-by: Fabien Parent --- .../bindings/arm/mediatek/mediatek,mmsys.txt | 31 ---------- .../bindings/arm/mediatek/mediatek,mmsys.yaml | 57 +++++++++++++++++++ 2 files changed, 57 insertions(+), 31 deletions(-) delete mode 100644 Documentation/devicetree/bindings/arm/mediatek/mediatek,mmsys.txt create mode 100644 Documentation/devicetree/bindings/arm/mediatek/mediatek,mmsys.yaml diff --git a/Documentation/devicetree/bindings/arm/mediatek/mediatek,mmsys.txt b/Documentation/devicetree/bindings/arm/mediatek/mediatek,mmsys.txt deleted file mode 100644 index 78c50733985c..000000000000 --- a/Documentation/devicetree/bindings/arm/mediatek/mediatek,mmsys.txt +++ /dev/null @@ -1,31 +0,0 @@ -Mediatek mmsys controller -============================ - -The Mediatek mmsys system controller provides clock control, routing control, -and miscellaneous control in mmsys partition. - -Required Properties: - -- compatible: Should be one of: - - "mediatek,mt2701-mmsys", "syscon" - - "mediatek,mt2712-mmsys", "syscon" - - "mediatek,mt6765-mmsys", "syscon" - - "mediatek,mt6779-mmsys", "syscon" - - "mediatek,mt6797-mmsys", "syscon" - - "mediatek,mt7623-mmsys", "mediatek,mt2701-mmsys", "syscon" - - "mediatek,mt8167-mmsys", "syscon" - - "mediatek,mt8173-mmsys", "syscon" - - "mediatek,mt8183-mmsys", "syscon" -- #clock-cells: Must be 1 - -For the clock control, the mmsys controller uses the common clk binding from -Documentation/devicetree/bindings/clock/clock-bindings.txt -The available clocks are defined in dt-bindings/clock/mt*-clk.h. - -Example: - -mmsys: syscon@14000000 { - compatible = "mediatek,mt8173-mmsys", "syscon"; - reg = <0 0x14000000 0 0x1000>; - #clock-cells = <1>; -}; diff --git a/Documentation/devicetree/bindings/arm/mediatek/mediatek,mmsys.yaml b/Documentation/devicetree/bindings/arm/mediatek/mediatek,mmsys.yaml new file mode 100644 index 000000000000..a419da33e10b --- /dev/null +++ b/Documentation/devicetree/bindings/arm/mediatek/mediatek,mmsys.yaml @@ -0,0 +1,57 @@ +# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) +%YAML 1.2 +--- +$id: "http://devicetree.org/schemas/arm/mediatek/mediatek,mmsys.yaml#" +$schema: "http://devicetree.org/meta-schemas/core.yaml#" + +title: MediaTek mmsys controller + +maintainers: + - Matthias Brugger + +description: + The MediaTek mmsys system controller provides clock control, routing control, + and miscellaneous control in mmsys partition. + +properties: + $nodename: + pattern: "^syscon@[0-9a-f]+$" + + compatible: + oneOf: + - items: + - enum: + - mediatek,mt2701-mmsys + - mediatek,mt2712-mmsys + - mediatek,mt6765-mmsys + - mediatek,mt6779-mmsys + - mediatek,mt6797-mmsys + - mediatek,mt8167-mmsys + - mediatek,mt8173-mmsys + - mediatek,mt8183-mmsys + - const: syscon + - items: + - const: mediatek,mt7623-mmsys + - const: mediatek,mt2701-mmsys + - const: syscon + + reg: + maxItems: 1 + + "#clock-cells": + const: 1 + +required: + - compatible + - reg + - "#clock-cells" + +additionalProperties: false + +examples: + - | + mmsys: syscon@14000000 { + compatible = "mediatek,mt8173-mmsys", "syscon"; + reg = <0x14000000 0x1000>; + #clock-cells = <1>; + }; -- 2.31.1