Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp340639pxj; Thu, 20 May 2021 10:30:48 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzpwPgdwVRsi0kmlE9yh8ZflHZScbGj2BEvs3/RCcZMkBRdzk0cF5xcGFBF3Md2NeoxYC6d X-Received: by 2002:a17:907:2d0d:: with SMTP id gs13mr5983139ejc.266.1621531848276; Thu, 20 May 2021 10:30:48 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1621531848; cv=none; d=google.com; s=arc-20160816; b=g2UdEzvnVQI4oxAgWhKN7Fvajf1qxZCDqRDbK7J/Zew9G6/jFKPARwnmvFWVhGtu2g DCLG6BNiZhCKn0Yryd/6WQc6+FjSncvcSoNLN/K85IJn1Rf1/fNWqNhf4SCVnT88Q//S Yer5ZoHip73Zzys2mVFhiCTiS3ntbJIT58OYquEdMYu7PaXnxsMhUSTxLX2Hd40F+3dY yevnJHEtRZP+dfz6me2Uiwbuc0vX02/zM5IX1USBIR7EFEVqNWhPv+JTEG3LVkE7sQNG KEKnZLuugkCI0JNUKjyVlacMTsUxStYXmMMyP5mVEvPEc3kIgbjMVZ+WBLcoBMpcv4ae PoGQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=dwVylb++vdDttef1ksiInugv64Jf2HcEuiEZzlqTshU=; b=cOTlyMM/cgrpeJ/3uEK8jQRJPf9iazyIqiyWdFuLX0L6n3WH/6KigiahDH5zjgAhQq t1HrKe9F8Hqjy/0oDodGsn2vBP23oDLWrvAJT0Qog8qvx2a1peR4wwfIV1hzufL3994r 8RxfwGoweeyooEuniMXGD5aGkq/V4GBn8Df92Wa4EEK51/aPC2nQluwcoWdYsO4hEw/u Ldfg2gekKfLXG9OMqMr6ULB5POcSTP19WFktEtzW3EVcFZuIJ8bCdbjMxSPGSSo0pfSs /ie607R6KQRVWtw7VA4mogLGmAYyrNqAOzWOemlxG7KRxXzN68o6kPgVbD0u76yY5Xyn nbyQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=2R8d0fZp; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id f26si3142599ejf.128.2021.05.20.10.30.23; Thu, 20 May 2021 10:30:48 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=2R8d0fZp; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234955AbhETJ60 (ORCPT + 99 others); Thu, 20 May 2021 05:58:26 -0400 Received: from mail.kernel.org ([198.145.29.99]:58388 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S234843AbhETJyl (ORCPT ); Thu, 20 May 2021 05:54:41 -0400 Received: by mail.kernel.org (Postfix) with ESMTPSA id BA49A613B5; Thu, 20 May 2021 09:36:55 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=linuxfoundation.org; s=korg; t=1621503416; bh=BAf9FrJUjcW0xVSKkW4fThb1TqpOtLYTP7BzC5pPHK4=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=2R8d0fZpcCoO9F1LDZfiT1kR2Bdk6yPvgFim1+zopVMuY8mV0/WayJh0vMBoz0QUd nFenDxf+ssZZRvDqMEnMwsTzUAtUhB1Als7Jki2RxEkEjNpEIII4AkJPJPiJ0jtUom TsDPjpZ6ka0whQyBkFfdPRlSYD3uKHAcyAPrvSKc= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, =?UTF-8?q?Marek=20Beh=C3=BAn?= , =?UTF-8?q?Pali=20Roh=C3=A1r?= , Stephen Boyd , Gregory CLEMENT , Tomasz Maciej Nowak , Anders Trier Olesen , Philip Soares , Viresh Kumar , Sasha Levin Subject: [PATCH 4.19 210/425] clk: mvebu: armada-37xx-periph: Fix workaround for switching from L1 to L0 Date: Thu, 20 May 2021 11:19:39 +0200 Message-Id: <20210520092138.315490026@linuxfoundation.org> X-Mailer: git-send-email 2.31.1 In-Reply-To: <20210520092131.308959589@linuxfoundation.org> References: <20210520092131.308959589@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Pali Rohár [ Upstream commit e93033aff684641f71a436ca7a9d2a742126baaf ] When CPU frequency is at 250 MHz and set_rate() is called with 500 MHz (L1) quickly followed by a call with 1 GHz (L0), the CPU does not necessarily stay in L1 for at least 20ms as is required by Marvell errata. This situation happens frequently with the ondemand cpufreq governor and can be also reproduced with userspace governor. In most cases it causes CPU to crash. This change fixes the above issue and ensures that the CPU always stays in L1 for at least 20ms when switching from any state to L0. Signed-off-by: Marek Behún Signed-off-by: Pali Rohár Acked-by: Stephen Boyd Acked-by: Gregory CLEMENT Tested-by: Tomasz Maciej Nowak Tested-by: Anders Trier Olesen Tested-by: Philip Soares Fixes: 61c40f35f5cd ("clk: mvebu: armada-37xx-periph: Fix switching CPU rate from 300Mhz to 1.2GHz") Signed-off-by: Viresh Kumar Signed-off-by: Sasha Levin --- drivers/clk/mvebu/armada-37xx-periph.c | 45 ++++++++++++++++++++++---- 1 file changed, 39 insertions(+), 6 deletions(-) diff --git a/drivers/clk/mvebu/armada-37xx-periph.c b/drivers/clk/mvebu/armada-37xx-periph.c index a05449cb0e3b..5d10733d6c04 100644 --- a/drivers/clk/mvebu/armada-37xx-periph.c +++ b/drivers/clk/mvebu/armada-37xx-periph.c @@ -74,6 +74,7 @@ struct clk_pm_cpu { void __iomem *reg_div; u8 shift_div; struct regmap *nb_pm_base; + unsigned long l1_expiration; }; #define to_clk_double_div(_hw) container_of(_hw, struct clk_double_div, hw) @@ -492,22 +493,52 @@ static long clk_pm_cpu_round_rate(struct clk_hw *hw, unsigned long rate, * 2. Sleep 20ms for stabling VDD voltage * 3. Then switch from L1 (500/600 MHz) to L0 (1000/1200 MHz). */ -static void clk_pm_cpu_set_rate_wa(unsigned long rate, struct regmap *base) +static void clk_pm_cpu_set_rate_wa(struct clk_pm_cpu *pm_cpu, + unsigned int new_level, unsigned long rate, + struct regmap *base) { unsigned int cur_level; - if (rate < 1000 * 1000 * 1000) - return; - regmap_read(base, ARMADA_37XX_NB_CPU_LOAD, &cur_level); cur_level &= ARMADA_37XX_NB_CPU_LOAD_MASK; - if (cur_level <= ARMADA_37XX_DVFS_LOAD_1) + + if (cur_level == new_level) + return; + + /* + * System wants to go to L1 on its own. If we are going from L2/L3, + * remember when 20ms will expire. If from L0, set the value so that + * next switch to L0 won't have to wait. + */ + if (new_level == ARMADA_37XX_DVFS_LOAD_1) { + if (cur_level == ARMADA_37XX_DVFS_LOAD_0) + pm_cpu->l1_expiration = jiffies; + else + pm_cpu->l1_expiration = jiffies + msecs_to_jiffies(20); return; + } + + /* + * If we are setting to L2/L3, just invalidate L1 expiration time, + * sleeping is not needed. + */ + if (rate < 1000*1000*1000) + goto invalidate_l1_exp; + + /* + * We are going to L0 with rate >= 1GHz. Check whether we have been at + * L1 for long enough time. If not, go to L1 for 20ms. + */ + if (pm_cpu->l1_expiration && jiffies >= pm_cpu->l1_expiration) + goto invalidate_l1_exp; regmap_update_bits(base, ARMADA_37XX_NB_CPU_LOAD, ARMADA_37XX_NB_CPU_LOAD_MASK, ARMADA_37XX_DVFS_LOAD_1); msleep(20); + +invalidate_l1_exp: + pm_cpu->l1_expiration = 0; } static int clk_pm_cpu_set_rate(struct clk_hw *hw, unsigned long rate, @@ -541,7 +572,9 @@ static int clk_pm_cpu_set_rate(struct clk_hw *hw, unsigned long rate, reg = ARMADA_37XX_NB_CPU_LOAD; mask = ARMADA_37XX_NB_CPU_LOAD_MASK; - clk_pm_cpu_set_rate_wa(rate, base); + /* Apply workaround when base CPU frequency is 1000 or 1200 MHz */ + if (parent_rate >= 1000*1000*1000) + clk_pm_cpu_set_rate_wa(pm_cpu, load_level, rate, base); regmap_update_bits(base, reg, mask, load_level); -- 2.30.2