Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp404857pxj; Thu, 20 May 2021 12:03:00 -0700 (PDT) X-Google-Smtp-Source: ABdhPJz7b+ONXDlEvj8144/R81azdlqrW/YVP9L/gIVfsVlORSmcWypWGOIZb7NvthgHj4IRJPaO X-Received: by 2002:a05:6e02:1b06:: with SMTP id i6mr5828729ilv.139.1621537380724; Thu, 20 May 2021 12:03:00 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1621537380; cv=none; d=google.com; s=arc-20160816; b=XgKuFyNtBh58rtk7+XLhN496hqgKrYOVc4e17jarCp11byqTFVfOz6dQvfEbS/D9CB mGIcqtQMLk+jfHuUe60IYJdhSckEtPclK85MAhROH1RV4yxoMyZErpY/opHOGPspfhCn J9uZHhmDnu2/i9qzVs3qQqfCdCmBiy0z+pnN/U1kb+9ceZNpv+E2rci6TI+jCcysuZqk 1KUukWuTZnoLt8nr4af3y0c5KsfDDb+ADQ9O1+NCggeLExyJ0YRTSDcd76vCSVTxuwno f9TjpBYoVOTf/F2iAz3VazQXtuKRv7xtS73+4Rmw4oBfnuy5XmrEsh8LAN5XKcXCTVuC plyQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from; bh=3hBxZQtiyWET7wi+bIQNgUaAdDxtZhwvDDpD0fPdNrg=; b=MqCP+2+Sa5qSWwOOK2OHKhyo0TRtslHJhR6Kl2NLzLieftXXi8J5U79euZVLU8TTHU +YjCP1gWOKnlccVSsVibHU3VANMNj1End1jHR4b9c/AkY3EnHsYinQvvWxBWYItxJfo7 SWczKMq5Zfip8JLRwSCejYq3cT4gGlNZeLwoA4Z2+WVWKTk3nGzzJlawSpR1R3CX4DkW mRtfli3RIctFSYsSYB3P/6uJ9BCp8Y4VRSU7qwvxDH1PZ68+hGBvHgrZQeaYoVojJ8/u UmK4Ec8zkdhupJuMi950x1FWYMuypA3+jJvWb15bhKoBwRgc6M8UJPoSit4bsZ4rUl3o kXYQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id j8si3202782ioo.10.2021.05.20.12.02.46; Thu, 20 May 2021 12:03:00 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S236859AbhETKa2 (ORCPT + 99 others); Thu, 20 May 2021 06:30:28 -0400 Received: from twspam01.aspeedtech.com ([211.20.114.71]:28353 "EHLO twspam01.aspeedtech.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S236178AbhETKSL (ORCPT ); Thu, 20 May 2021 06:18:11 -0400 Received: from mail.aspeedtech.com ([192.168.0.24]) by twspam01.aspeedtech.com with ESMTP id 14KA1DkN077454; Thu, 20 May 2021 18:01:13 +0800 (GMT-8) (envelope-from steven_lee@aspeedtech.com) Received: from slee-VirtualBox.localdomain (192.168.100.253) by TWMBX02.aspeed.com (192.168.0.24) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Thu, 20 May 2021 18:13:52 +0800 From: Steven Lee To: Rob Herring , Joel Stanley , "Andrew Jeffery" , Adrian Hunter , "Ulf Hansson" , "open list:OPEN FIRMWARE AND FLATTENED DEVICE TREE BINDINGS" , "moderated list:ARM/ASPEED MACHINE SUPPORT" , "moderated list:ARM/ASPEED MACHINE SUPPORT" , open list , "moderated list:ASPEED SD/MMC DRIVER" , "open list:ASPEED SD/MMC DRIVER" CC: , , , Subject: [PATCH v4 3/3] mmc: sdhci-of-aspeed: Configure the SDHCIs as specified by the devicetree. Date: Thu, 20 May 2021 18:13:45 +0800 Message-ID: <20210520101346.16772-4-steven_lee@aspeedtech.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20210520101346.16772-1-steven_lee@aspeedtech.com> References: <20210520101346.16772-1-steven_lee@aspeedtech.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [192.168.100.253] X-ClientProxiedBy: TWMBX02.aspeed.com (192.168.0.24) To TWMBX02.aspeed.com (192.168.0.24) X-DNSRBL: X-MAIL: twspam01.aspeedtech.com 14KA1DkN077454 Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The hardware provides capability configuration registers for each SDHCI in the global configuration space for the SD controller. Writes to the global capability registers are mirrored to the capability registers in the associated SDHCI. Configuration of the capabilities must be written through the mirror registers prior to initialisation of the SDHCI. Signed-off-by: Steven Lee --- drivers/mmc/host/sdhci-of-aspeed.c | 48 ++++++++++++++++++++++++++++++ 1 file changed, 48 insertions(+) diff --git a/drivers/mmc/host/sdhci-of-aspeed.c b/drivers/mmc/host/sdhci-of-aspeed.c index d001c51074a0..65b5685f6c15 100644 --- a/drivers/mmc/host/sdhci-of-aspeed.c +++ b/drivers/mmc/host/sdhci-of-aspeed.c @@ -31,6 +31,11 @@ #define ASPEED_SDC_S0_PHASE_OUT_EN GENMASK(1, 0) #define ASPEED_SDC_PHASE_MAX 31 +/* SDIO{10,20} */ +#define ASPEED_SDC_CAP1_1_8V (0 * 32 + 26) +/* SDIO{14,24} */ +#define ASPEED_SDC_CAP2_SDR104 (1 * 32 + 1) + struct aspeed_sdc { struct clk *clk; struct resource *res; @@ -72,6 +77,37 @@ struct aspeed_sdhci { const struct aspeed_sdhci_phase_desc *phase_desc; }; +/* + * The function sets the mirror register for updating + * capbilities of the current slot. + * + * slot | capability | caps_reg | mirror_reg + * -----|-------------|----------|------------ + * 0 | CAP1_1_8V | SDIO140 | SDIO10 + * 0 | CAP2_SDR104 | SDIO144 | SDIO14 + * 1 | CAP1_1_8V | SDIO240 | SDIO20 + * 1 | CAP2_SDR104 | SDIO244 | SDIO24 + */ +static void aspeed_sdc_set_slot_capability(struct sdhci_host *host, struct aspeed_sdc *sdc, + int capability, bool enable, u8 slot) +{ + u32 mirror_reg_offset; + u32 cap_val; + u8 cap_reg; + + if (slot > 1) + return; + + cap_reg = capability / 32; + cap_val = sdhci_readl(host, 0x40 + (cap_reg * 4)); + if (enable) + cap_val |= BIT(capability % 32); + else + cap_val &= ~BIT(capability % 32); + mirror_reg_offset = ((slot + 1) * 0x10) + (cap_reg * 4); + writel(cap_val, sdc->regs + mirror_reg_offset); +} + static void aspeed_sdc_configure_8bit_mode(struct aspeed_sdc *sdc, struct aspeed_sdhci *sdhci, bool bus8) @@ -328,6 +364,7 @@ static inline int aspeed_sdhci_calculate_slot(struct aspeed_sdhci *dev, static int aspeed_sdhci_probe(struct platform_device *pdev) { const struct aspeed_sdhci_pdata *aspeed_pdata; + struct device_node *np = pdev->dev.of_node; struct sdhci_pltfm_host *pltfm_host; struct aspeed_sdhci *dev; struct sdhci_host *host; @@ -372,6 +409,17 @@ static int aspeed_sdhci_probe(struct platform_device *pdev) sdhci_get_of_property(pdev); + if (of_property_read_bool(np, "mmc-hs200-1_8v") || + of_property_read_bool(np, "sd-uhs-sdr104")) { + aspeed_sdc_set_slot_capability(host, dev->parent, ASPEED_SDC_CAP1_1_8V, + true, slot); + } + + if (of_property_read_bool(np, "sd-uhs-sdr104")) { + aspeed_sdc_set_slot_capability(host, dev->parent, ASPEED_SDC_CAP2_SDR104, + true, slot); + } + pltfm_host->clk = devm_clk_get(&pdev->dev, NULL); if (IS_ERR(pltfm_host->clk)) return PTR_ERR(pltfm_host->clk); -- 2.17.1