Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp559232pxj; Thu, 20 May 2021 16:13:16 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxSvBXCzcL2Np+mxeTKc9GgBVFO24+6B8DIl889hMOt51eQRIpAJaa6H8QGnWs3mVaxlqvq X-Received: by 2002:a17:907:72c3:: with SMTP id du3mr7096917ejc.194.1621552396081; Thu, 20 May 2021 16:13:16 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1621552396; cv=none; d=google.com; s=arc-20160816; b=j9pj3Pb6LRJJItpdDafY8XgUWhbMRa2Ow8m/djuPCnQZulgXkzfoWeXKn5G/whYNUi hm4uoGcA5T5q07U2rvHFa/0WedhNlQrqYSiYGKzUaHO+UR03fNJ7hQWACx6a5xR+tcnL uWcuCjqk4pbKppCAgNu/FtZrf6igORTI7RJ91rIcX6L1ufPr55Yp5sAtSOEaesyYJ0kE Mr1sDBVXxTmfDhjtB4d3cfKk3EzGOIimt444DaYFQeM7u0zTM+u5yAhHYbJxW+H3l53R xLHD2/Tw5ODwrs4JGvYPuyXgOtRd0HysHSEcDyxH2z1EwaWymfUH1ifmDpjFoQ6o304/ ETWQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=fQ+Z/lKcZ8OePsQsXVPEskf2IOOmZQD9V2bWmDIIdJE=; b=ef/Zkr+fDR5h428zImJQi5BmjOuFgge6Pk/j64nS/h2Ti8oAxI7FEyWsekMeZiLAEP 6IaBufMjCI9309KeUzXiPNuiH3cjqIfuy9NsuXi8G3QtUe/X6SrgGlqGtZb7DFXd1q2w Ke2VqOfdum+U9cMhK/HzPkIhawhOLSrJRO9YytEOjFcrkVY9hNuGaHxFH6UPrLL+1JPu jw8/mO3+mkYjtbNDXZlrBgYsKP0Ybgfu7lVAPGOsQ3TVnhI+x11VZAl++0VUSrWNCJ0u e7tre3FI4imWQJF5rB1h6JstfIG3P3U3MEQfwsFlF0oDMNoqss4nMrWPQ2fsIlZwfep+ nqlw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=Qr2suOdo; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id bt8si3711532ejb.153.2021.05.20.16.12.52; Thu, 20 May 2021 16:13:16 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linuxfoundation.org header.s=korg header.b=Qr2suOdo; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linuxfoundation.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S241777AbhETLZ3 (ORCPT + 99 others); Thu, 20 May 2021 07:25:29 -0400 Received: from mail.kernel.org ([198.145.29.99]:38388 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S239154AbhETLFh (ORCPT ); Thu, 20 May 2021 07:05:37 -0400 Received: by mail.kernel.org (Postfix) with ESMTPSA id A28BE61D1B; Thu, 20 May 2021 10:05:14 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=linuxfoundation.org; s=korg; t=1621505115; bh=JXmTuobwAbnhWAc/TeI1sLaB+hU4IUFukikAe6g+w/g=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=Qr2suOdoWtf8/AVSgdOHiDMTuOchD9ushdL3bx5b2XZnbA5ucgfJ+Kvr9ryqRLWGE 5HMACnxokgf797xag3+HzvF+/eU8Y5hYewbzvzobbwGxSxdX/9xgSnHPYGMXMujjvQ VeRKGw4t5RkqsxoX0YqhURW9+PUyQfXsQpFf2YQQ= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Nicolas Pitre , Ard Biesheuvel , Russell King , Sasha Levin Subject: [PATCH 4.9 230/240] ARM: 9058/1: cache-v7: refactor v7_invalidate_l1 to avoid clobbering r5/r6 Date: Thu, 20 May 2021 11:23:42 +0200 Message-Id: <20210520092116.427654260@linuxfoundation.org> X-Mailer: git-send-email 2.31.1 In-Reply-To: <20210520092108.587553970@linuxfoundation.org> References: <20210520092108.587553970@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Ard Biesheuvel [ Upstream commit f9e7a99fb6b86aa6a00e53b34ee6973840e005aa ] The cache invalidation code in v7_invalidate_l1 can be tweaked to re-read the associativity from CCSIDR, and keep the way identifier component in a single register that is assigned in the outer loop. This way, we need 2 registers less. Given that the number of sets is typically much larger than the associativity, rearrange the code so that the outer loop has the fewer number of iterations, ensuring that the re-read of CCSIDR only occurs a handful of times in practice. Fix the whitespace while at it, and update the comment to indicate that this code is no longer a clone of anything else. Acked-by: Nicolas Pitre Signed-off-by: Ard Biesheuvel Signed-off-by: Russell King Signed-off-by: Sasha Levin --- arch/arm/mm/cache-v7.S | 51 +++++++++++++++++++++--------------------- 1 file changed, 25 insertions(+), 26 deletions(-) diff --git a/arch/arm/mm/cache-v7.S b/arch/arm/mm/cache-v7.S index 11d699af30ed..db568be45946 100644 --- a/arch/arm/mm/cache-v7.S +++ b/arch/arm/mm/cache-v7.S @@ -27,41 +27,40 @@ * processor. We fix this by performing an invalidate, rather than a * clean + invalidate, before jumping into the kernel. * - * This function is cloned from arch/arm/mach-tegra/headsmp.S, and needs - * to be called for both secondary cores startup and primary core resume - * procedures. + * This function needs to be called for both secondary cores startup and + * primary core resume procedures. */ ENTRY(v7_invalidate_l1) mov r0, #0 mcr p15, 2, r0, c0, c0, 0 mrc p15, 1, r0, c0, c0, 0 - movw r1, #0x7fff - and r2, r1, r0, lsr #13 + movw r3, #0x3ff + and r3, r3, r0, lsr #3 @ 'Associativity' in CCSIDR[12:3] + clz r1, r3 @ WayShift + mov r2, #1 + mov r3, r3, lsl r1 @ NumWays-1 shifted into bits [31:...] + movs r1, r2, lsl r1 @ #1 shifted left by same amount + moveq r1, #1 @ r1 needs value > 0 even if only 1 way - movw r1, #0x3ff + and r2, r0, #0x7 + add r2, r2, #4 @ SetShift - and r3, r1, r0, lsr #3 @ NumWays - 1 - add r2, r2, #1 @ NumSets +1: movw r4, #0x7fff + and r0, r4, r0, lsr #13 @ 'NumSets' in CCSIDR[27:13] - and r0, r0, #0x7 - add r0, r0, #4 @ SetShift - - clz r1, r3 @ WayShift - add r4, r3, #1 @ NumWays -1: sub r2, r2, #1 @ NumSets-- - mov r3, r4 @ Temp = NumWays -2: subs r3, r3, #1 @ Temp-- - mov r5, r3, lsl r1 - mov r6, r2, lsl r0 - orr r5, r5, r6 @ Reg = (Temp<