Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp1398196pxj; Fri, 21 May 2021 13:15:57 -0700 (PDT) X-Google-Smtp-Source: ABdhPJz2HQ6vtjQgaSNgyOIJVM3t7aHvitigl+4qZjMcsjsy7THpRuIRMSqhGvjsAHmmpMzV0+jN X-Received: by 2002:a92:dc45:: with SMTP id x5mr527056ilq.95.1621628157604; Fri, 21 May 2021 13:15:57 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1621628157; cv=none; d=google.com; s=arc-20160816; b=juoEXFKLDB/QDlMa1FQTvPW9mUcab9bjRmhGVpuoALIzgrSY8SwgJsW82spH7NfVPl luxSJN8eTVpCG9BWAQn/KIG+0w9XLTHD9nh7A6ih0q/MnI/06+JmA1u4j7VFkBX0Pj1k lIfnrX2UbRn/IiGqlrLYY2Hc7fQsEHegoCDi5E3TK/QQ/x/R80f6rtmr/eaZeeKSU0Y4 C2XB+ADdAgqdsf5MDKWz8eaMvk7bUZgdDPFerxGtto7j3OzeqbFpBoZDM9F1gfzGzPQ7 D6Ua7u/zyRCsobmO/I0PtWgOHl515CArx+oyZfTV8ovLS9pmF3EhqTdxvt9T+TeSurlm qtMQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=J4oI+Klq7PXjhDoyPjalXgJwkXltU2p/kbThMSekDSk=; b=LP/4iZe8kWZMajfcmyQykLv80qEb2bSmlM8arR3oEzMtRAFVFOIs3Mq8xfsFmjEOY7 TMyFtpYx4xUaRIyPK9UkGBluYt/LQnP5Z9u5M1KREJRU2mvichH554tjmf0CMRC4X/IW 5XuferWsdcAsiSdiBXvCUi0z7/B0sx0p5K6eBGH52mxG9r1jdfhAMUX/zDVgsTxnOOTa cetOeZET45H6TbqoSrNJodX4KB40JaQLBA28QYU8jAIAjn5lqLeZTfq7NPZLoRENsiyf wlxbpPatykTErNgcD0AU/VBYQ5Ukuc19OYHV/xAepkMcRKZZjFQxBB1U0B4IDS8+Pqwr So5g== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=Ez8g6zKI; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id z13si6008811ioj.76.2021.05.21.13.15.45; Fri, 21 May 2021 13:15:57 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=Ez8g6zKI; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S235513AbhEUMx3 (ORCPT + 99 others); Fri, 21 May 2021 08:53:29 -0400 Received: from mail.kernel.org ([198.145.29.99]:34372 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S234950AbhEUMwT (ORCPT ); Fri, 21 May 2021 08:52:19 -0400 Received: by mail.kernel.org (Postfix) with ESMTPSA id 17FE4613DD; Fri, 21 May 2021 12:50:52 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1621601456; bh=Y6oR0c4fZFzazX3E5d47MSfaK8VBELYA/cqVKr86K0Q=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=Ez8g6zKIWFa0iXr/TmnV7hC8yycw1QjLElWJHhL1qeADa6euFZ/OqxcqDBcwn6Q2z yzdWzDqFy5C7gHcyEJKbIKL1Rq6nvwyyGwHypQfo4afjU/qEWTNPvCq6E0r0x+CLuw KlwKC4v0yEiTHqg2Qzo9/kSs/fbg+/DnF3Lq11Zyezjoj4bn9zSy5WTqZRJwnGLxWK OEMOlDYWa8sxOeAy2l5Bt1S/61hhLPGyXgFHMEa8pY2FrnqTM15IlBAwQEuEYBKp7Z FHwDW2lGghykiaA+aBNAyadcurEvTzTDzSRQ9g7jd90YacpvZ+MLH+bhYojIc2kWs1 +NIiX1KV6QoEQ== From: Vinod Koul To: Rob Clark Cc: linux-arm-msm@vger.kernel.org, Bjorn Andersson , Vinod Koul , David Airlie , Daniel Vetter , Jonathan Marek , Dmitry Baryshkov , Abhinav Kumar , linux-kernel@vger.kernel.org, dri-devel@lists.freedesktop.org, freedreno@lists.freedesktop.org Subject: [RFC PATCH 09/13] drm/msm/disp/dpu1: Dont use DSC with mode_3d Date: Fri, 21 May 2021 18:19:42 +0530 Message-Id: <20210521124946.3617862-14-vkoul@kernel.org> X-Mailer: git-send-email 2.26.3 In-Reply-To: <20210521124946.3617862-1-vkoul@kernel.org> References: <20210521124946.3617862-1-vkoul@kernel.org> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org We cannot enable mode_3d when we are using the DSC. So pass configuration to detect DSC is enabled and not enable mode_3d when we are using DSC We add a helper dpu_encoder_helper_get_dsc_mode() to detect dsc enabled and pass this to .setup_intf_cfg() Signed-off-by: Vinod Koul --- drivers/gpu/drm/msm/disp/dpu1/dpu_encoder_phys.h | 11 +++++++++++ drivers/gpu/drm/msm/disp/dpu1/dpu_encoder_phys_cmd.c | 2 ++ drivers/gpu/drm/msm/disp/dpu1/dpu_hw_ctl.c | 5 +++-- drivers/gpu/drm/msm/disp/dpu1/dpu_hw_ctl.h | 2 ++ 4 files changed, 18 insertions(+), 2 deletions(-) diff --git a/drivers/gpu/drm/msm/disp/dpu1/dpu_encoder_phys.h b/drivers/gpu/drm/msm/disp/dpu1/dpu_encoder_phys.h index ecbc4be98980..d43b804528eb 100644 --- a/drivers/gpu/drm/msm/disp/dpu1/dpu_encoder_phys.h +++ b/drivers/gpu/drm/msm/disp/dpu1/dpu_encoder_phys.h @@ -336,6 +336,17 @@ static inline enum dpu_3d_blend_mode dpu_encoder_helper_get_3d_blend_mode( return BLEND_3D_NONE; } +static inline bool dpu_encoder_helper_get_dsc_mode(struct dpu_encoder_phys *phys_enc) +{ + struct drm_encoder *drm_enc = phys_enc->parent; + struct msm_drm_private *priv = drm_enc->dev->dev_private; + + if (priv->dsc) + return true; + + return false; +} + /** * dpu_encoder_helper_split_config - split display configuration helper function * This helper function may be used by physical encoders to configure diff --git a/drivers/gpu/drm/msm/disp/dpu1/dpu_encoder_phys_cmd.c b/drivers/gpu/drm/msm/disp/dpu1/dpu_encoder_phys_cmd.c index b2be39b9144e..5fe87881c30c 100644 --- a/drivers/gpu/drm/msm/disp/dpu1/dpu_encoder_phys_cmd.c +++ b/drivers/gpu/drm/msm/disp/dpu1/dpu_encoder_phys_cmd.c @@ -69,6 +69,8 @@ static void _dpu_encoder_phys_cmd_update_intf_cfg( intf_cfg.intf_mode_sel = DPU_CTL_MODE_SEL_CMD; intf_cfg.stream_sel = cmd_enc->stream_sel; intf_cfg.mode_3d = dpu_encoder_helper_get_3d_blend_mode(phys_enc); + intf_cfg.dsc = dpu_encoder_helper_get_dsc_mode(phys_enc); + ctl->ops.setup_intf_cfg(ctl, &intf_cfg); } diff --git a/drivers/gpu/drm/msm/disp/dpu1/dpu_hw_ctl.c b/drivers/gpu/drm/msm/disp/dpu1/dpu_hw_ctl.c index aeea6add61ee..f059416311ee 100644 --- a/drivers/gpu/drm/msm/disp/dpu1/dpu_hw_ctl.c +++ b/drivers/gpu/drm/msm/disp/dpu1/dpu_hw_ctl.c @@ -121,7 +121,7 @@ static u32 dpu_hw_ctl_get_pending_flush(struct dpu_hw_ctl *ctx) return ctx->pending_flush_mask; } -static inline void dpu_hw_ctl_trigger_flush_v1(struct dpu_hw_ctl *ctx) +static void dpu_hw_ctl_trigger_flush_v1(struct dpu_hw_ctl *ctx) { DPU_REG_WRITE(&ctx->hw, CTL_DSC_FLUSH, BIT(0) | BIT(1) | BIT(2) | BIT(3)); @@ -522,7 +522,8 @@ static void dpu_hw_ctl_intf_cfg(struct dpu_hw_ctl *ctx, intf_cfg |= (cfg->intf & 0xF) << 4; - if (cfg->mode_3d) { + /* In DSC we can't set merge, so check for dsc too */ + if (cfg->mode_3d && !cfg->dsc) { intf_cfg |= BIT(19); intf_cfg |= (cfg->mode_3d - 0x1) << 20; } diff --git a/drivers/gpu/drm/msm/disp/dpu1/dpu_hw_ctl.h b/drivers/gpu/drm/msm/disp/dpu1/dpu_hw_ctl.h index 806c171e5df2..347a653c1e01 100644 --- a/drivers/gpu/drm/msm/disp/dpu1/dpu_hw_ctl.h +++ b/drivers/gpu/drm/msm/disp/dpu1/dpu_hw_ctl.h @@ -39,6 +39,7 @@ struct dpu_hw_stage_cfg { * @mode_3d: 3d mux configuration * @merge_3d: 3d merge block used * @intf_mode_sel: Interface mode, cmd / vid + * @dsc: DSC is enabled * @stream_sel: Stream selection for multi-stream interfaces */ struct dpu_hw_intf_cfg { @@ -46,6 +47,7 @@ struct dpu_hw_intf_cfg { enum dpu_3d_blend_mode mode_3d; enum dpu_merge_3d merge_3d; enum dpu_ctl_mode_sel intf_mode_sel; + bool dsc; int stream_sel; }; -- 2.26.3