Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp1464534pxj; Fri, 21 May 2021 15:14:50 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxD2I1canyiuzRWZl1jHrgWf5JtG1p27fKRg4i7qXqNoCm7SnllJzuOjnpBgVssnZzQyUoX X-Received: by 2002:a17:906:3da9:: with SMTP id y9mr12182910ejh.303.1621635290570; Fri, 21 May 2021 15:14:50 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1621635290; cv=none; d=google.com; s=arc-20160816; b=RDehSSeyK8dLq9qd5tfJ9bVQyDfbGBRcKlRRjz8GXKNWtBurj2yZzMgYUiwLeqE4tV fHJFbv/jXRNuMIQNKdQgUn3yapFR6gEOy/5f7OJaioUiPzGhNo1ka5QTmNUeu1EpcSwH LnLPLhOawN3WhJzHs8y1dUwbyKyIDl651QQvEMe+j+iZ9Km/fdTyQ0wlRN7i6AiG9pKO C1CfTP+31DLhEyvPS5hPAklOtBhm6/2e6cu36pGrPxmXLCjQRTqzBETsujjEzhB3Gz1p oCW5XRNQGdJcUFlaNj0iH9rbgzL+Hnso5zBDjsIHYcF+kMsPwjP4lef3LU/4DjbQjNUb v4AQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :ironport-sdr:ironport-sdr; bh=oTTVl8T5ceLgr87c29ZgkHI/uuI1Myk+PFcKJICq1ow=; b=O67o0e+MKdYFc5qLn25WiBQBjWi4uUicKZIXoBpJ0fBQYCplP2rkCoKRT1ULLCtJVK 6HbWuWblh42PzSyfcsWOTB0pGF0yShnRGvktSO+xuSLxAvmRbgiw5WnJRELRh3LDzsnE GgiRbEVV6d+rz4T5mqU0USNgvuz2mbr2/L+2BmGGUFCshn0MCm8lYd1TuYmx6y5ZaaK3 cZBFcXEVRJp57NXHIizTx4KWwmZrmExp4N7R/0lBFGTI2bV1ApEDipBPn/fzbUVkiMR6 nDrsSSEhqt0qd1GIJUFiLrvI7jcWxevygVW99e57Zq9RBQStzcxP8DSoddkHIue8jU0o CzJQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id w7si6553353edd.50.2021.05.21.15.14.26; Fri, 21 May 2021 15:14:50 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229967AbhEUWOj (ORCPT + 99 others); Fri, 21 May 2021 18:14:39 -0400 Received: from mga17.intel.com ([192.55.52.151]:65511 "EHLO mga17.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229535AbhEUWOa (ORCPT ); Fri, 21 May 2021 18:14:30 -0400 IronPort-SDR: KOJxnagh4u8GMwmgMHtQzy2/mJ38F3ex5Ao2o6Ter7cZmoR07D+CS8A0VW6IIIBXzoFfud8cJV bTX7QKCcuRcQ== X-IronPort-AV: E=McAfee;i="6200,9189,9991"; a="181874378" X-IronPort-AV: E=Sophos;i="5.82,319,1613462400"; d="scan'208";a="181874378" Received: from orsmga008.jf.intel.com ([10.7.209.65]) by fmsmga107.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 21 May 2021 15:13:06 -0700 IronPort-SDR: J7pSPidl274ejZ07DRve75nTBuLMFajE0khamP2gid6s1qgNxpz4oIAe9ZuDckzw+DNsehn6Xn OdAbCQ9hKwVQ== X-IronPort-AV: E=Sophos;i="5.82,319,1613462400"; d="scan'208";a="441116110" Received: from yyu32-desk.sc.intel.com ([143.183.136.146]) by orsmga008-auth.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 21 May 2021 15:13:05 -0700 From: Yu-cheng Yu To: x86@kernel.org, "H. Peter Anvin" , Thomas Gleixner , Ingo Molnar , linux-kernel@vger.kernel.org, linux-doc@vger.kernel.org, linux-mm@kvack.org, linux-arch@vger.kernel.org, linux-api@vger.kernel.org, Arnd Bergmann , Andy Lutomirski , Balbir Singh , Borislav Petkov , Cyrill Gorcunov , Dave Hansen , Eugene Syromiatnikov , Florian Weimer , "H.J. Lu" , Jann Horn , Jonathan Corbet , Kees Cook , Mike Kravetz , Nadav Amit , Oleg Nesterov , Pavel Machek , Peter Zijlstra , Randy Dunlap , "Ravi V. Shankar" , Vedvyas Shanbhogue , Dave Martin , Weijiang Yang , Pengfei Xu , Haitao Huang Cc: Yu-cheng Yu Subject: [PATCH v27 03/31] x86/cpufeatures: Add CET CPU feature flags for Control-flow Enforcement Technology (CET) Date: Fri, 21 May 2021 15:11:43 -0700 Message-Id: <20210521221211.29077-4-yu-cheng.yu@intel.com> X-Mailer: git-send-email 2.21.0 In-Reply-To: <20210521221211.29077-1-yu-cheng.yu@intel.com> References: <20210521221211.29077-1-yu-cheng.yu@intel.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add CPU feature flags for Control-flow Enforcement Technology (CET). CPUID.(EAX=7,ECX=0):ECX[bit 7] Shadow stack CPUID.(EAX=7,ECX=0):EDX[bit 20] Indirect Branch Tracking Signed-off-by: Yu-cheng Yu Cc: Kees Cook --- v25: - Make X86_FEATURE_IBT depend on X86_FEATURE_SHSTK. v24: - Update for splitting CONFIG_X86_CET to CONFIG_X86_SHADOW_STACK and CONFIG_X86_IBT. - Move DISABLE_IBT definition to the IBT series. arch/x86/include/asm/cpufeatures.h | 2 ++ arch/x86/include/asm/disabled-features.h | 8 +++++++- arch/x86/kernel/cpu/cpuid-deps.c | 2 ++ 3 files changed, 11 insertions(+), 1 deletion(-) diff --git a/arch/x86/include/asm/cpufeatures.h b/arch/x86/include/asm/cpufeatures.h index ac37830ae941..07c6a781a5a7 100644 --- a/arch/x86/include/asm/cpufeatures.h +++ b/arch/x86/include/asm/cpufeatures.h @@ -350,6 +350,7 @@ #define X86_FEATURE_OSPKE (16*32+ 4) /* OS Protection Keys Enable */ #define X86_FEATURE_WAITPKG (16*32+ 5) /* UMONITOR/UMWAIT/TPAUSE Instructions */ #define X86_FEATURE_AVX512_VBMI2 (16*32+ 6) /* Additional AVX512 Vector Bit Manipulation Instructions */ +#define X86_FEATURE_SHSTK (16*32+ 7) /* Shadow Stack */ #define X86_FEATURE_GFNI (16*32+ 8) /* Galois Field New Instructions */ #define X86_FEATURE_VAES (16*32+ 9) /* Vector AES */ #define X86_FEATURE_VPCLMULQDQ (16*32+10) /* Carry-Less Multiplication Double Quadword */ @@ -384,6 +385,7 @@ #define X86_FEATURE_TSXLDTRK (18*32+16) /* TSX Suspend Load Address Tracking */ #define X86_FEATURE_PCONFIG (18*32+18) /* Intel PCONFIG */ #define X86_FEATURE_ARCH_LBR (18*32+19) /* Intel ARCH LBR */ +#define X86_FEATURE_IBT (18*32+20) /* Indirect Branch Tracking */ #define X86_FEATURE_AVX512_FP16 (18*32+23) /* AVX512 FP16 */ #define X86_FEATURE_SPEC_CTRL (18*32+26) /* "" Speculation Control (IBRS + IBPB) */ #define X86_FEATURE_INTEL_STIBP (18*32+27) /* "" Single Thread Indirect Branch Predictors */ diff --git a/arch/x86/include/asm/disabled-features.h b/arch/x86/include/asm/disabled-features.h index b7dd944dc867..e5c6ed9373e8 100644 --- a/arch/x86/include/asm/disabled-features.h +++ b/arch/x86/include/asm/disabled-features.h @@ -68,6 +68,12 @@ # define DISABLE_SGX (1 << (X86_FEATURE_SGX & 31)) #endif +#ifdef CONFIG_X86_SHADOW_STACK +#define DISABLE_SHSTK 0 +#else +#define DISABLE_SHSTK (1 << (X86_FEATURE_SHSTK & 31)) +#endif + /* * Make sure to add features to the correct mask */ @@ -88,7 +94,7 @@ #define DISABLED_MASK14 0 #define DISABLED_MASK15 0 #define DISABLED_MASK16 (DISABLE_PKU|DISABLE_OSPKE|DISABLE_LA57|DISABLE_UMIP| \ - DISABLE_ENQCMD) + DISABLE_ENQCMD|DISABLE_SHSTK) #define DISABLED_MASK17 0 #define DISABLED_MASK18 0 #define DISABLED_MASK19 0 diff --git a/arch/x86/kernel/cpu/cpuid-deps.c b/arch/x86/kernel/cpu/cpuid-deps.c index defda61f372d..e21d97cc20e4 100644 --- a/arch/x86/kernel/cpu/cpuid-deps.c +++ b/arch/x86/kernel/cpu/cpuid-deps.c @@ -75,6 +75,8 @@ static const struct cpuid_dep cpuid_deps[] = { { X86_FEATURE_SGX_LC, X86_FEATURE_SGX }, { X86_FEATURE_SGX1, X86_FEATURE_SGX }, { X86_FEATURE_SGX2, X86_FEATURE_SGX1 }, + { X86_FEATURE_SHSTK, X86_FEATURE_XSAVES }, + { X86_FEATURE_IBT, X86_FEATURE_SHSTK }, {} }; -- 2.21.0