Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp1526093pxj; Fri, 21 May 2021 17:12:49 -0700 (PDT) X-Google-Smtp-Source: ABdhPJytM5KSVvOFuL8NB2rhk4G4KZZD6+kik7PYt0mqiJ0PFgk/J7lZhnRE8Yh5+ON1NIORVH/M X-Received: by 2002:a5e:a704:: with SMTP id b4mr1802496iod.35.1621642369309; Fri, 21 May 2021 17:12:49 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1621642369; cv=none; d=google.com; s=arc-20160816; b=cbh5HFXIw2SHFX4/c3cLNIw+q7C+BWVjVG7f0IUFpIRuLPyk4T9rGWaqRX/82fKwyT K85dUvuDXrcQm9iZYfqbW1P3yup7GEvb08MCd5TG8PlPcamZoSGlAPFWI3FQStcHudt8 su5R/LQWI7OgP2RCJJRRdqSEw1cG3ATKGs/r4qYw4WYkBDD6JEgOQNkTDhKWG8FXMdUG +vetmtbijagOkYEWtZTX5ezXDTALM26Rmi47qRiru+ZmDrpIYMsUZ3yWTRID9fT2IEGx 6O2dfwNjMGrtsAJvH+pb/POJ13IPoTsRMkl+raUbqxbHzhqbQh0kSYjXKsUBEfFuVqKQ 3JKg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :ironport-sdr:ironport-sdr; bh=Te47eeRiAThwQcX8Iy1EFEam1PwBZNI0LZAMvdq+SKk=; b=SiFeBjWDaoNUpIOFW9Sf8RveXIypOIGMS3wzlhQV7GT44jFD8SvklPUx/W5sB08cqy geHSvncPm7/9FUazizualibcgn/EV4S8DZwTiRgsQzpNXb2YaOp3MpOwiYj9eFFRwAgt OaBAqLbAu10ZOuGpvXW1PfhfprLhkTJxjIybVGqRm4ds/ffNlakHb/clAbOR1LuE31Nm rQx5BLtgIxWNNqZL6oWmAEDGuxTlchUyPIaMBpjuQcUK1QknANQf9nN3hqqw/qnH3s89 hKAadxcYx55RlYnAO+IOvyxgAclFY+XIxDnGp73UFP8HaH/+OsW45d/bGSeLVTuV/IvZ ww1w== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id s21si8207111jaj.47.2021.05.21.17.12.35; Fri, 21 May 2021 17:12:49 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S230259AbhEVANX (ORCPT + 99 others); Fri, 21 May 2021 20:13:23 -0400 Received: from mga02.intel.com ([134.134.136.20]:2007 "EHLO mga02.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S230120AbhEVANW (ORCPT ); Fri, 21 May 2021 20:13:22 -0400 IronPort-SDR: 3CtZJ1SppyskY3nrOEaUrjItP4A4q2aP2ksI92XEK9pBU2K2fvih0FvtxOH5BTcANn99m6vuJP +CE3fjsL+GMw== X-IronPort-AV: E=McAfee;i="6200,9189,9991"; a="188727597" X-IronPort-AV: E=Sophos;i="5.82,319,1613462400"; d="scan'208";a="188727597" Received: from fmsmga005.fm.intel.com ([10.253.24.32]) by orsmga101.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 21 May 2021 17:11:58 -0700 IronPort-SDR: BiyTmhFchCnfiGjSpMmsAoSp3DWtrrc4AwiV04RNZYiu1VPt72S8V899WkfJSWNK/ACIvTFLOB KjV5/9RIMc7w== X-IronPort-AV: E=Sophos;i="5.82,319,1613462400"; d="scan'208";a="631990649" Received: from iweiny-desk2.sc.intel.com (HELO localhost) ([10.3.52.147]) by fmsmga005-auth.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 21 May 2021 17:11:56 -0700 From: ira.weiny@intel.com To: Ben Widawsky , Dan Williams Cc: Ira Weiny , Alison Schofield , Vishal Verma , Jonathan Cameron , linux-cxl@vger.kernel.org, linux-kernel@vger.kernel.org Subject: [PATCH v2 1/5] cxl/mem: Introduce cxl_decode_register_block() Date: Fri, 21 May 2021 17:11:50 -0700 Message-Id: <20210522001154.2680157-2-ira.weiny@intel.com> X-Mailer: git-send-email 2.28.0.rc0.12.gb6a658bd00c9 In-Reply-To: <20210522001154.2680157-1-ira.weiny@intel.com> References: <20210522001154.2680157-1-ira.weiny@intel.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Ira Weiny Each register block located in the DVSEC needs to be decoded from 2 words, 'register offset high' and 'register offset low'. Create a function, cxl_decode_register_block() to perform this decode and return the bar, offset, and register type of the register block. Then use the values decoded in cxl_mem_map_regblock() instead of passing the raw registers. Signed-off-by: Ira Weiny --- Changes for V2: Push this to the start of the series --- drivers/cxl/pci.c | 26 ++++++++++++++++++-------- 1 file changed, 18 insertions(+), 8 deletions(-) diff --git a/drivers/cxl/pci.c b/drivers/cxl/pci.c index 8bdae74d7d78..b2f978954daa 100644 --- a/drivers/cxl/pci.c +++ b/drivers/cxl/pci.c @@ -922,17 +922,13 @@ static struct cxl_mem *cxl_mem_create(struct pci_dev *pdev) return cxlm; } -static void __iomem *cxl_mem_map_regblock(struct cxl_mem *cxlm, u32 reg_lo, u32 reg_hi) +static void __iomem *cxl_mem_map_regblock(struct cxl_mem *cxlm, + u8 bar, u64 offset) { struct pci_dev *pdev = cxlm->pdev; struct device *dev = &pdev->dev; - u64 offset; - u8 bar; int rc; - offset = ((u64)reg_hi << 32) | (reg_lo & CXL_REGLOC_ADDR_MASK); - bar = FIELD_GET(CXL_REGLOC_BIR_MASK, reg_lo); - /* Basic sanity check that BAR is big enough */ if (pci_resource_len(pdev, bar) < offset) { dev_err(dev, "BAR%d: %pr: too small (offset: %#llx)\n", bar, @@ -974,6 +970,14 @@ static int cxl_mem_dvsec(struct pci_dev *pdev, int dvsec) return 0; } +static void cxl_decode_register_block(u32 reg_lo, u32 reg_hi, + u8 *bar, u64 *offset, u8 *reg_type) +{ + *offset = ((u64)reg_hi << 32) | (reg_lo & CXL_REGLOC_ADDR_MASK); + *bar = FIELD_GET(CXL_REGLOC_BIR_MASK, reg_lo); + *reg_type = FIELD_GET(CXL_REGLOC_RBI_MASK, reg_lo); +} + /** * cxl_mem_setup_regs() - Setup necessary MMIO. * @cxlm: The CXL memory device to communicate with. @@ -1009,15 +1013,21 @@ static int cxl_mem_setup_regs(struct cxl_mem *cxlm) for (i = 0; i < regblocks; i++, regloc += 8) { u32 reg_lo, reg_hi; u8 reg_type; + u64 offset; + u8 bar; /* "register low and high" contain other bits */ pci_read_config_dword(pdev, regloc, ®_lo); pci_read_config_dword(pdev, regloc + 4, ®_hi); - reg_type = FIELD_GET(CXL_REGLOC_RBI_MASK, reg_lo); + cxl_decode_register_block(reg_lo, reg_hi, &bar, &offset, + ®_type); + + dev_dbg(dev, "Found register block in bar %u @ 0x%llx of type %u\n", + bar, offset, reg_type); if (reg_type == CXL_REGLOC_RBI_MEMDEV) { - base = cxl_mem_map_regblock(cxlm, reg_lo, reg_hi); + base = cxl_mem_map_regblock(cxlm, bar, offset); if (IS_ERR(base)) return PTR_ERR(base); break; -- 2.28.0.rc0.12.gb6a658bd00c9