Received: by 2002:a05:6a10:206:0:0:0:0 with SMTP id 6csp2840564pxj; Sun, 23 May 2021 12:40:57 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwYvxBQgHZBIfhr2Oxbn990no+XlOpJPEKjyV+rfIP/fPX86vNtBTjKYEN0EDlZtdxHChMx X-Received: by 2002:a5d:848a:: with SMTP id t10mr11991876iom.68.1621798857816; Sun, 23 May 2021 12:40:57 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1621798857; cv=none; d=google.com; s=arc-20160816; b=XwITCx6U+ssLx33iE00HH6rhFxBaAeQ3mDLWN70wzxWPVFCTYWyoVhDgdz8Xl67i+K 6uLY9g0LiLhuWYQUblaZuW9wKY6UCGkSAyhXB+d4xy8zpcLgkXYYftMMGwT4hIH1J7JT 2sIQSfHJI3Is+Wys4l1/mPvEhc3/sVFEevOCZZmR4QWU9sM+Y1zcrGyS3mH0I06gv9HA /zIp0bLU972tv9PiWRB4fHr45QWwMyC31O+V5CcI3ysNuMbiB5mX25p54pl46xIp6Rin h7dQX7+UpjEkUsBXNeaE5kzonWdub74wZ5aSJvP10ucDBvOW2w90VoGDTeDvSHSnfozU N+Ng== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:references:in-reply-to:message-id:date:subject :cc:to:from:ironport-sdr:ironport-sdr; bh=YP0KKk32JsIyPcfmWVo5lQZnB8J+38vZ4PGguSnYPqI=; b=LwN6xW8hXLMdy2a+pBBq4qVgidUakwtdHTn2QkqZcNDNbzqEx1QWOMEvkhVeG8xvQQ XXnDBaaeuBJkK67lBEVzh0cWqwkiq14mQ1n0DKMRHaPaezAA5zW36Ks597Tz7f1QNg3G +cgtWBwlFmvTAVReCSKkbrggqVSdxoHMsevxgdCqwQrw6byh2ShAIcTycjx8yZnOqtk+ UARV0ylguzq60hzFtM7+akDoq6EINeck8Le/7Qc4gvnctbbm7x/W3BUJ43WDX6b/Vitw Hn1UL/Biyo85qzShhRWvLNXStFTUkZ+ViRzV7ZLf0VdfgPuliu/VK4mDvDKjuNpMXNEe lpqg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id q13si14595000ilg.125.2021.05.23.12.40.45; Sun, 23 May 2021 12:40:57 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S232119AbhEWTlC (ORCPT + 99 others); Sun, 23 May 2021 15:41:02 -0400 Received: from mga07.intel.com ([134.134.136.100]:12053 "EHLO mga07.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S231997AbhEWTj6 (ORCPT ); Sun, 23 May 2021 15:39:58 -0400 IronPort-SDR: F0GOet7tITWbDY5CC7vmBnBFElev/WI0Nv2VN2TKjzssXkvTql/sIxUO7JU/noZqTvxn4nyamv gECpc5ZR0wIQ== X-IronPort-AV: E=McAfee;i="6200,9189,9993"; a="265703540" X-IronPort-AV: E=Sophos;i="5.82,319,1613462400"; d="scan'208";a="265703540" Received: from fmsmga007.fm.intel.com ([10.253.24.52]) by orsmga105.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 23 May 2021 12:38:29 -0700 IronPort-SDR: Q/U8pBllM9a3g/K8gryV/3VoNm7428M5jKhCQvjhgpQwZZScvewCpxNXLk5u9bci8iMBj9hF3b 69w5qkk2LlHA== X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.82,319,1613462400"; d="scan'208";a="407467119" Received: from chang-linux-3.sc.intel.com ([172.25.66.175]) by fmsmga007.fm.intel.com with ESMTP; 23 May 2021 12:38:29 -0700 From: "Chang S. Bae" To: bp@suse.de, luto@kernel.org, tglx@linutronix.de, mingo@kernel.org, x86@kernel.org Cc: len.brown@intel.com, dave.hansen@intel.com, jing2.liu@intel.com, ravi.v.shankar@intel.com, linux-kernel@vger.kernel.org, chang.seok.bae@intel.com Subject: [PATCH v5 19/28] x86/cpufeatures/amx: Enumerate Advanced Matrix Extension (AMX) feature bits Date: Sun, 23 May 2021 12:32:50 -0700 Message-Id: <20210523193259.26200-20-chang.seok.bae@intel.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20210523193259.26200-1-chang.seok.bae@intel.com> References: <20210523193259.26200-1-chang.seok.bae@intel.com> Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Intel's Advanced Matrix Extension (AMX) is a new 64-bit extended feature consisting of two-dimensional registers and an accelerator unit. The first implementation of the latter is the tile matrix multiply unit (TMUL). TMUL performs SIMD dot-products on four bytes (INT8) or two bfloat16 floating-point (BF16) elements. Here enumerate this hardware capability to be shown as 'amx_tile', 'amx_bf16', and 'amx_int8' in /proc/cpuinfo. Signed-off-by: Chang S. Bae Reviewed-by: Len Brown Cc: x86@kernel.org Cc: linux-kernel@vger.kernel.org --- Changes from v4: * Massaged the changelog a bit. --- arch/x86/include/asm/cpufeatures.h | 3 +++ arch/x86/kernel/cpu/cpuid-deps.c | 3 +++ 2 files changed, 6 insertions(+) diff --git a/arch/x86/include/asm/cpufeatures.h b/arch/x86/include/asm/cpufeatures.h index 67a9e5282128..a4fb3ca76929 100644 --- a/arch/x86/include/asm/cpufeatures.h +++ b/arch/x86/include/asm/cpufeatures.h @@ -385,7 +385,10 @@ #define X86_FEATURE_TSXLDTRK (18*32+16) /* TSX Suspend Load Address Tracking */ #define X86_FEATURE_PCONFIG (18*32+18) /* Intel PCONFIG */ #define X86_FEATURE_ARCH_LBR (18*32+19) /* Intel ARCH LBR */ +#define X86_FEATURE_AMX_BF16 (18*32+22) /* AMX BF16 Support */ #define X86_FEATURE_AVX512_FP16 (18*32+23) /* AVX512 FP16 */ +#define X86_FEATURE_AMX_TILE (18*32+24) /* AMX tile Support */ +#define X86_FEATURE_AMX_INT8 (18*32+25) /* AMX INT8 Support */ #define X86_FEATURE_SPEC_CTRL (18*32+26) /* "" Speculation Control (IBRS + IBPB) */ #define X86_FEATURE_INTEL_STIBP (18*32+27) /* "" Single Thread Indirect Branch Predictors */ #define X86_FEATURE_FLUSH_L1D (18*32+28) /* Flush L1D cache */ diff --git a/arch/x86/kernel/cpu/cpuid-deps.c b/arch/x86/kernel/cpu/cpuid-deps.c index 7f891d2eb52e..9a520ab259ac 100644 --- a/arch/x86/kernel/cpu/cpuid-deps.c +++ b/arch/x86/kernel/cpu/cpuid-deps.c @@ -76,6 +76,9 @@ static const struct cpuid_dep cpuid_deps[] = { { X86_FEATURE_SGX1, X86_FEATURE_SGX }, { X86_FEATURE_SGX2, X86_FEATURE_SGX1 }, { X86_FEATURE_XFD, X86_FEATURE_XSAVE }, + { X86_FEATURE_AMX_TILE, X86_FEATURE_XSAVE }, + { X86_FEATURE_AMX_INT8, X86_FEATURE_AMX_TILE }, + { X86_FEATURE_AMX_BF16, X86_FEATURE_AMX_TILE }, {} }; -- 2.17.1